欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6N 参数 Datasheet PDF下载

EP1SGX40GF1020I6N图片预览
型号: EP1SGX40GF1020I6N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, LEAD FREE, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 279 页 / 3682 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第91页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第92页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第93页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第94页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第96页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第97页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第98页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第99页  
Stratix GX Architecture  
Figure 4–16. M4K RAM Block Control Signals  
Dedicated  
8
Row LAB  
Clocks  
Local  
Local  
Interconnect  
Interconnect  
Local  
Local  
Interconnect  
Interconnect  
Local  
Local  
Interconnect  
Interconnect  
Local  
Local  
Interconnect  
Interconnect  
alcr_a  
clocken_a  
renwe_b  
clock_b  
Local  
Local  
Interconnect  
Interconnect  
clock_a  
renwe_a  
alcr_b  
clocken_b  
Figure 4–17. M4K RAM Block LAB Row Interface  
C4 and C8  
Interconnects  
R4 and R8  
Interconnects  
10  
Direct link  
Direct link  
interconnect  
to adjacent LAB  
interconnect  
to adjacent LAB  
dataout  
M4K RAM  
Block  
Direct link  
Direct link  
interconnect  
interconnect  
from adjacent LAB  
from adjacent LAB  
Byte enable  
Clocks  
Control  
Signals  
address  
datain  
8
M4K RAM Block Local  
Interconnect Region  
LAB Row Clocks  
Altera Corporation  
February 2005  
4–29  
Stratix GX Device Handbook, Volume 1  
 复制成功!