欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6N 参数 Datasheet PDF下载

EP1SGX40GF1020I6N图片预览
型号: EP1SGX40GF1020I6N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, LEAD FREE, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 279 页 / 3682 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第150页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第151页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第152页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第153页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第155页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第156页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第157页浏览型号EP1SGX40GF1020I6N的Datasheet PDF文件第158页  
PLLs & Clock Networks  
pair of output pins (four pins total) has dedicated VCCand GNDpins to  
reduce the output clock’s overall jitter by providing improved isolation  
from switching I/O pins.  
For PLLs 5 and 6, each pin of a single-ended output pair can either be in  
phase or 180° out of phase. The clock output pin pairs support the same  
I/O standards as standard output pins (in the top and bottom banks) as  
well as LVDS, LVPECL, 3.3-V PCML, HyperTransport technology,  
differential HSTL, and differential SSTL. Table 4–19 shows which I/O  
standards the enhanced PLL clock pins support. When in single-ended or  
differential mode, the two outputs operate off the same power supply.  
Both outputs use the same standards in single-ended mode to maintain  
performance. You can also use the external clock output pins as user  
output pins if external enhanced PLL clocking is not needed.  
Table 4–19. I/O Standards Supported for Enhanced PLL Pins (Part 1 of 2)  
Input  
Output  
I/O Standard  
INCLK  
FBIN  
PLLENABLE  
EXTCLK  
LVTTL  
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
LVCMOS  
2.5 V  
1.8 V  
1.5 V  
3.3-V PCI  
3.3-V PCI-X  
LVPECL  
3.3-V PCML  
LVDS  
HyperTransport technology  
Differential HSTL  
Differential SSTL  
3.3-V GTL  
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
3.3-V GTL+  
1.5-V HSTL class I  
1.5-V HSTL class II  
SSTL-18 class I  
SSTL-18 class II  
SSTL-2 class I  
SSTL-2 class II  
4–88  
Altera Corporation  
February 2005  
Stratix GX Device Handbook, Volume 1  
 复制成功!