欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S10F1508I7ES 参数 Datasheet PDF下载

EP1S10F1508I7ES图片预览
型号: EP1S10F1508I7ES
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix器件系列数据手册 [Stratix Device Family Data Sheet]
分类和应用: 可编程逻辑
文件页数/大小: 290 页 / 3583 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S10F1508I7ES的Datasheet PDF文件第112页浏览型号EP1S10F1508I7ES的Datasheet PDF文件第113页浏览型号EP1S10F1508I7ES的Datasheet PDF文件第114页浏览型号EP1S10F1508I7ES的Datasheet PDF文件第115页浏览型号EP1S10F1508I7ES的Datasheet PDF文件第117页浏览型号EP1S10F1508I7ES的Datasheet PDF文件第118页浏览型号EP1S10F1508I7ES的Datasheet PDF文件第119页浏览型号EP1S10F1508I7ES的Datasheet PDF文件第120页  
PLLs & Clock Networks  
bandwidth is tuned by varying the charge pump current, loop filter  
resistor value, high frequency capacitor value, and m counter value. You  
can manually adjust these values if desired. Bandwidth is programmable  
from 200 kHz to 1.5 MHz.  
External Clock Outputs  
Enhanced PLLs 5 and 6 each support up to eight single-ended clock  
outputs (or four differential pairs). Differential SSTL and HSTL outputs  
are implemented using 2 single-ended output buffers which are  
programmed to have opposite polarity. In Quartus II software, simply  
assign the appropriate differential I/O standard and the software will  
implement the inversion. See Figure 2–55.  
2–92  
Stratix Device Handbook, Volume 1  
Altera Corporation  
July 2005  
 复制成功!