欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S20F672C7N 参数 Datasheet PDF下载

EP1S20F672C7N图片预览
型号: EP1S20F672C7N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 2132 CLBs, 18460-Cell, CMOS, PBGA672, 35 X 35 MM, 1.27 MM PITCH, LEAD FREE, BGA-672]
分类和应用:
文件页数/大小: 292 页 / 1528 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S20F672C7N的Datasheet PDF文件第29页浏览型号EP1S20F672C7N的Datasheet PDF文件第30页浏览型号EP1S20F672C7N的Datasheet PDF文件第31页浏览型号EP1S20F672C7N的Datasheet PDF文件第32页浏览型号EP1S20F672C7N的Datasheet PDF文件第34页浏览型号EP1S20F672C7N的Datasheet PDF文件第35页浏览型号EP1S20F672C7N的Datasheet PDF文件第36页浏览型号EP1S20F672C7N的Datasheet PDF文件第37页  
Stratix Architecture  
asynchronous preset load, synchronous clear, synchronous load, and  
clock enable control for the register. These LAB-wide signals are available  
in all LE modes. The addnsubcontrol signal is allowed in arithmetic  
mode.  
The Quartus II software, in conjunction with parameterized functions  
such as library of parameterized modules (LPM) functions, automatically  
chooses the appropriate mode for common functions such as counters,  
adders, subtractors, and arithmetic functions. If required, you can also  
create special-purpose functions that specify which LE operating mode to  
use for optimal performance.  
Normal Mode  
The normal mode is suitable for general logic applications and  
combinatorial functions. In normal mode, four data inputs from the LAB  
local interconnect are inputs to a four-input LUT (see Figure 2–6). The  
Quartus II Compiler automatically selects the carry-in or the data3  
signal as one of the inputs to the LUT. Each LE can use LUT chain  
connections to drive its combinatorial output directly to the next LE in the  
LAB. Asynchronous load data for the register comes from the data3  
input of the LE. LEs in normal mode support packed registers.  
Figure 2–6. LE in Normal Mode  
sload  
sclear  
aload  
(LAB Wide) (LAB Wide)  
(LAB Wide)  
Register chain  
connection  
addnsub (LAB Wide)  
ALD/PRE  
(1)  
Row, column, and  
direct link routing  
ADATA  
D
Q
data1  
data2  
Row, column, and  
direct link routing  
ENA  
CLRN  
data3  
cin (from cout  
of previous LE)  
4-Input  
LUT  
clock (LAB Wide)  
Local routing  
data4  
ena (LAB Wide)  
aclr (LAB Wide)  
LUT chain  
connection  
Register  
chain output  
Register Feedback  
Note to Figure 2–6:  
(1) This signal is only allowed in normal mode if the LE is at the end of an adder/subtractor chain.  
Altera Corporation  
2–9  
July 2005  
Stratix Device Handbook, Volume 1  
 
 
 
 复制成功!