欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1C4F400C8N 参数 Datasheet PDF下载

EP1C4F400C8N图片预览
型号: EP1C4F400C8N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4000 CLBs, 275MHz, 4000-Cell, CMOS, PBGA400, 21 X 21 MM, 1.00 MM PITCH, FBGA-400]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 94 页 / 1067 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1C4F400C8N的Datasheet PDF文件第11页浏览型号EP1C4F400C8N的Datasheet PDF文件第12页浏览型号EP1C4F400C8N的Datasheet PDF文件第13页浏览型号EP1C4F400C8N的Datasheet PDF文件第14页浏览型号EP1C4F400C8N的Datasheet PDF文件第16页浏览型号EP1C4F400C8N的Datasheet PDF文件第17页浏览型号EP1C4F400C8N的Datasheet PDF文件第18页浏览型号EP1C4F400C8N的Datasheet PDF文件第19页  
Preliminary Information  
Cyclone FPGA Family Data Sheet  
Figure 8 shows the carry-select circuitry in an LAB for a 10-bit full adder.  
One portion of the LUT generates the sum of two bits using the input  
signals and the appropriate carry-in bit; the sum is routed to the output of  
the LE. The register can be bypassed for simple adders or used for  
accumulator functions. Another portion of the LUT generates carry-out  
bits. An LAB-wide carry-in bit selects which chain is used for the addition  
of given inputs. The carry-in signal for each chain, carry-in0or  
carry-in1, selects the carry-out to carry forward to the carry-in signal of  
the next-higher-order bit. The final carry-out signal is routed to an LE,  
where it is fed to local, row, or column interconnects.  
Altera Corporation  
15