欢迎访问ic37.com |
会员登录 免费注册
发布采购

DSF10K 参数 Datasheet PDF下载

DSF10K图片预览
型号: DSF10K
PDF下载: 下载PDF文件 查看货源
内容描述: 嵌入式可编程逻辑系列 [EMBEDDED PROGRAMMABLE LOGIC FAMILY]
分类和应用: 可编程逻辑
文件页数/大小: 138 页 / 1955 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号DSF10K的Datasheet PDF文件第130页浏览型号DSF10K的Datasheet PDF文件第131页浏览型号DSF10K的Datasheet PDF文件第132页浏览型号DSF10K的Datasheet PDF文件第133页浏览型号DSF10K的Datasheet PDF文件第134页浏览型号DSF10K的Datasheet PDF文件第135页浏览型号DSF10K的Datasheet PDF文件第137页浏览型号DSF10K的Datasheet PDF文件第138页  
FLEX 10K Embedded Programmable Logic Family Data Sheet  
Table 122. FLEX 10K Pin-Outs (Part 3 of 3)  
Note (1)  
Pin Name  
503-Pin PGA  
EPF10K100  
599-Pin PGA  
EPF10K130V  
EPF10K250A  
600-Pin BGA  
EPF10K100A  
600-Pin BGA  
EPF10K130V  
EPF10K250A  
No Connect (N.C.)  
D1, D2, D3, E1, E3,  
E4, E32, F1, F2, F3,  
F4, G1, G2, G3, G4,  
G5, H5, D33, D34,  
D35, E33, E34, E35,  
F32, F33, F34, G31,  
G32, G33, G34, G35,  
H31, AB31, AB32,  
AB33, AB34, AC31,  
AC32, AC33, AC34,  
AC35, AD31, AD32,  
AD33, AD34, AE33,  
AE34, AE35, AH5,  
AJ2, AJ3, AJ4, AJ5,  
AK1, AK2, AK3, AK4,  
AK5, AL1, AL2, AL4,  
AM1, AM2, AM3 (15)  
Total User I/O Pins 406  
(8)  
470  
406  
470  
Notes to tables:  
(1) All pins that are not listed are user I/O pins.  
(2) This pin is a dedicated pin; it is not available as a user I/O pin.  
(3) This pin can be used as a user I/O pin if it is not used for its device-wide or configuration function.  
(4) This pin can be used as a user I/O pin after configuration.  
(5) This pin is tri-stated in user mode.  
(6) The optional JTAG pin TRSTis not used in the 100-pin or 144-pin TQFP package.  
(7) To maintain pin compatibility when transferring to the EPF10K10 or EPF10K10A device from any other device in  
the 208-pin PQFP or 256-pin FineLine BGA package, do not use these pins as user I/O pins.  
(8) The user I/O pin count includes dedicated input pins, dedicated clock pins, and all I/O pins.  
(9) To maintain pin compatibility when transferring to the EPF10K30 device from any other device in the 356-pin BGA  
or 484-pin FineLine BGA package, do not use these pins as user I/O pins.  
(10) To maintain pin compatibility when transferring to the EPF10K50V device from any other device in the 484-pin  
FineLine BGA package, do not use these pins as user I/O pins.  
(11) To maintain pin compatibility when transferring from the EPF10K100 to the EPF10K70 in the 503-pin PGA package,  
do not use these pins as user I/O pins.  
(12) This pin shows the status of the ClockLock and ClockBoost circuitry. When the ClockLock and ClockBoost circuitry  
are locked to the incoming clock and generate an internal clock, LOCKis driven high. LOCKremains high if a periodic  
clock stops clocking. The LOCKfunction is optional; if the LOCKoutput is not used, this pin is a user I/O pin.  
(13) This pin drives the ClockLock and ClockBoost circuitry.  
(14) This pin is the power or ground for the ClockLock and ClockBoost circuitry. To ensure noise resistance, the power  
and ground supply to the ClockLock and ClockBoost circuitry should be isolated from the power and ground to the  
rest of the device.  
(15) To maintain pin compatibility when transferring to the EPF10K100A device from another device in the 600-pin BGA  
package, do not use these pins as user I/O pins.  
136  
Altera Corporation  
 复制成功!