欢迎访问ic37.com |
会员登录 免费注册
发布采购

DIFFCLK_6P 参数 Datasheet PDF下载

DIFFCLK_6P图片预览
型号: DIFFCLK_6P
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7302 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号DIFFCLK_6P的Datasheet PDF文件第99页浏览型号DIFFCLK_6P的Datasheet PDF文件第100页浏览型号DIFFCLK_6P的Datasheet PDF文件第101页浏览型号DIFFCLK_6P的Datasheet PDF文件第102页浏览型号DIFFCLK_6P的Datasheet PDF文件第104页浏览型号DIFFCLK_6P的Datasheet PDF文件第105页浏览型号DIFFCLK_6P的Datasheet PDF文件第106页浏览型号DIFFCLK_6P的Datasheet PDF文件第107页  
Chapter 6: I/O Features in the Cyclone III Device Family  
6–5  
I/O Element Features  
Programmable Pull-Up Resistor  
Each Cyclone III device family I/O pin provides an optional programmable pull-up  
resistor while in user mode. If you enable this feature for an I/O pin, the pull-up  
resistor holds the output to the VCCIO level of the output pin’s bank.  
1
1
If you enable the programmable pull-up, the device cannot use the bus-hold feature.  
Programmable pull-up resistors are not supported on the dedicated configuration,  
JTAG, and dedicated clock pins.  
When the optional DEV_OEsignal drives low, all I/O pins remain tri-stated even if the  
programmable pull-up option is enabled.  
Programmable Delay  
The Cyclone III device family IOE includes programmable delays to ensure zero hold  
times, minimize setup times, increase clock-to-output times, or delay the clock input  
signal.  
A path in which a pin directly drives a register may require a programmable delay to  
ensure zero hold time, whereas a path in which a pin drives a register through  
combinational logic may not require the delay. Programmable delays minimize setup  
time. The Quartus II Compiler can program these delays to automatically minimize  
setup time while providing a zero hold time. Programmable delays can increase the  
register-to-pin delays for output registers. Each dual-purpose clock input pin  
provides a programmable delay to the global clock networks.  
Table 6–2 lists the programmable delays for the Cyclone III device family.  
Table 6–2. Cyclone III Device Family Programmable Delay Chain  
Programmable Delays  
Input pin-to-logic array delay  
Input pin-to-input register delay  
Output pin delay  
Quartus II Logic Option  
Input delay from pin to internal cells  
Input delay from pin to input register  
Delay from output register to output pin  
Dual-purpose clock input pin  
delay  
Input delay from dual-purpose clock pin to fan-out destinations  
There are two paths in the IOE for an input to reach the logic array. Each of the two  
paths can have a different delay. This allows you to adjust delays from the pin to the  
internal logic element (LE) registers that reside in two different areas of the device.  
You must set the two combinational input delays with the input delay from pin to  
internal cells logic option in the Quartus II software for each path. If the pin uses the  
input register, one of the delays is disregarded and the delay is set with the input  
delay from pin to input register logic option in the Quartus II software.  
The IOE registers in each I/O block share the same source for the preset or clear  
features. You can program preset or clear for each individual IOE, but you cannot use  
both features simultaneously. You can also program the registers to power-up high or  
low after configuration is complete. If programmed to power-up low, an  
asynchronous clear can control the registers. If programmed to power-up high, an  
July 2012 Altera Corporation  
Cyclone III Device Handbook  
Volume 1