欢迎访问ic37.com |
会员登录 免费注册
发布采购

DIFFCLK_6N 参数 Datasheet PDF下载

DIFFCLK_6N图片预览
型号: DIFFCLK_6N
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7302 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号DIFFCLK_6N的Datasheet PDF文件第252页浏览型号DIFFCLK_6N的Datasheet PDF文件第253页浏览型号DIFFCLK_6N的Datasheet PDF文件第254页浏览型号DIFFCLK_6N的Datasheet PDF文件第255页浏览型号DIFFCLK_6N的Datasheet PDF文件第257页浏览型号DIFFCLK_6N的Datasheet PDF文件第258页浏览型号DIFFCLK_6N的Datasheet PDF文件第259页浏览型号DIFFCLK_6N的Datasheet PDF文件第260页  
11–4  
Chapter 11: SEU Mitigation in the Cyclone III Device Family  
Error Detection Block  
Table 11–2 lists the CRC_ERRORpin.  
Table 11–2. CRC_ERROR Pin Description  
CRC_ERROR  
Device  
Description  
Pin Type  
By default, the Quartus II software sets the CRC_ERRORpin as a dedicated output. If the  
CRC_ERRORpin is used as a dedicated output, you must ensure that the VCCIO of the bank in  
Dedicated which the pin resides meets the input voltage specification of the system receiving the signal.  
Output or  
Open Drain Quartus II software from the Error Detection CRC tab of the Device and Pin Options dialog  
Output box. Using the pin as an open-drain provides an advantage on the voltage leveling. To use this  
Optionally, you can set this pin to be an open-drain output by enabling the option in the  
Cyclone III  
(Optional) pin as open-drain, you can tie this pin to VCCIO of Bank 1 through a 10-kpull-resistor.  
Alternatively, depending on the voltage input specification of the system receiving the signal,  
you can tie the pull-up resistor to a different pull-up voltage.  
To use the CRC_ERRORpin, you can either tie this pin to VCCIO through a 10-kpull-up  
resistor, or depending on input voltage specification of the system receiving the signal, you  
can tie this pin to a different pull-up voltage.  
Open Drain  
Output  
Cyclone III LS  
f
For more information about the CRC_ERRORpin information for Cyclone III device  
family, refer to the Cyclone III Pin-Out Files for Altera Devices page on the Altera®  
website.  
1
WYSIWYG is an optimization technique that performs optimization on VQM (Verilog  
Quartus Mapping) netlist in the Quartus II software.  
Error Detection Block  
Table 11–3 lists the types of CRC detection to check the configuration bits.  
Table 11–3. Types of CRC Detection to Check the Configuration Bits  
First Type of CRC Detection  
Second Type of CRC Detection  
CRAM error checking ability (32-bit CRC) 16-bit CRC embedded in every configuration data frame.  
during user mode, for use by the  
CRC_ERRORpin.  
During configuration, after a frame of data is loaded into the device, the  
pre-computed CRC is shifted into the CRC circuitry.  
There is only one 32-bit CRC value, and  
Simultaneously, the CRC value for the data frame shifted-in is calculated.  
this value covers all the CRAM data.  
If the pre-computed CRC and calculated CRC values do not match,  
nSTATUSis set low.  
Every data frame has a 16-bit CRC. Therefore, there are many 16-bit CRC  
values for the whole configuration bit stream.  
Every device has a different length of configuration data frame.  
This section focuses on the first type—the 32-bit CRC when the device is in user  
mode.  
Error Detection Registers  
There are two sets of 32-bit registers in the error detection circuitry that store the  
computed CRC signature and pre-calculated CRC value. A non-zero value on the  
signature register causes the CRC_ERRORpin to set high.  
Cyclone III Device Handbook  
Volume 1  
December 2011 Altera Corporation