欢迎访问ic37.com |
会员登录 免费注册
发布采购

CLK12P 参数 Datasheet PDF下载

CLK12P图片预览
型号: CLK12P
PDF下载: 下载PDF文件 查看货源
内容描述: 的Stratix II器件手册,卷1 [Stratix II Device Handbook, Volume 1]
分类和应用:
文件页数/大小: 768 页 / 5210 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号CLK12P的Datasheet PDF文件第16页浏览型号CLK12P的Datasheet PDF文件第17页浏览型号CLK12P的Datasheet PDF文件第18页浏览型号CLK12P的Datasheet PDF文件第19页浏览型号CLK12P的Datasheet PDF文件第21页浏览型号CLK12P的Datasheet PDF文件第22页浏览型号CLK12P的Datasheet PDF文件第23页浏览型号CLK12P的Datasheet PDF文件第24页  
Functional Description  
Each Stratix II device I/O pin is fed by an I/O element (IOE) located at  
the end of LAB rows and columns around the periphery of the device.  
I/O pins support numerous single-ended and differential I/O standards.  
Each IOE contains a bidirectional I/O buffer and six registers for  
registering input, output, and output-enable signals. When used with  
dedicated clocks, these registers provide exceptional performance and  
interface support with external memory devices such as DDR and DDR2  
SDRAM, RLDRAM II, and QDR II SRAM devices. High-speed serial  
interface channels with dynamic phase alignment (DPA) support data  
TM  
transfer at up to 1 Gbps using LVDS or HyperTransport technology I/O  
standards.  
Figure 2–1 shows an overview of the Stratix II device.  
Figure 2–1. Stratix II Block Diagram  
M4K RAM Blocks  
for True Dual-Port  
Memory & Other Embedded LVDS, HyperTransport & other  
IOEs Support DDR, PCI, PCI-X,  
SSTL-3, SSTL-2, HSTL-1, HSTL-2,  
M512 RAM Blocks for  
Dual-Port Memory, Shift  
Registers, & FIFO Buffers  
DSP Blocks for  
Multiplication and Full  
Implementation of FIR Filters  
Memory Functions  
I/O Standards  
IOEs  
LABs  
IOEs  
LABs  
IOEs  
LABs  
IOEs  
IOEs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
IOEs  
IOEs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
IOEs  
IOEs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
IOEs  
IOEs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
IOEs  
IOEs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
M-RAM Block  
IOEs  
IOEs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
IOEs  
IOEs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
IOEs  
IOEs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
IOEs  
IOEs  
LABs  
LABs  
LABs  
LABs  
LABs  
LABs  
DSP  
Block  
2–2  
Stratix II Device Handbook, Volume 1  
Altera Corporation  
May 2007  
 复制成功!