欢迎访问ic37.com |
会员登录 免费注册
发布采购

5M80ZT100C5 参数 Datasheet PDF下载

5M80ZT100C5图片预览
型号: 5M80ZT100C5
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash PLD, 14ns, PQFP100, 16 X 16 MM, 0.50 MM PITCH, TQFP-100]
分类和应用: 时钟可编程逻辑
文件页数/大小: 166 页 / 4004 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号5M80ZT100C5的Datasheet PDF文件第34页浏览型号5M80ZT100C5的Datasheet PDF文件第35页浏览型号5M80ZT100C5的Datasheet PDF文件第36页浏览型号5M80ZT100C5的Datasheet PDF文件第37页浏览型号5M80ZT100C5的Datasheet PDF文件第39页浏览型号5M80ZT100C5的Datasheet PDF文件第40页浏览型号5M80ZT100C5的Datasheet PDF文件第41页浏览型号5M80ZT100C5的Datasheet PDF文件第42页  
2–26  
Chapter 2: MAX V Architecture  
I/O Structure  
I/O Structure  
IOEs support many features, including:  
LVTTL, LVCMOS, LVDS, and RSDS I/O standards  
3.3-V, 32-bit, 33-MHz PCI compliance  
JTAG boundary-scan test (BST) support  
Programmable drive strength control  
Weak pull-up resistors during power-up and in system programming  
Slew-rate control  
Tri-state buffers with individual output enable control  
Bus-hold circuitry  
Programmable pull-up resistors in user mode  
Unique output enable per pin  
Open-drain outputs  
Schmitt trigger inputs  
Fast I/O connection  
Programmable input delay  
MAX V device IOEs contain a bidirectional I/O buffer. Figure 2–19 shows the MAX V  
IOE structure. Registers from adjacent LABs can drive to or be driven from the IOE’s  
bidirectional I/O buffers. The Quartus II software automatically attempts to place  
registers in the adjacent LAB with fast I/O connection to achieve the fastest possible  
clock-to-output and registered output enable timing. When the fast input registers  
option is enabled, the Quartus II software automatically routes the register to  
guarantee zero hold time. You can set timing assignments in the Quartus II software  
to achieve desired I/O timing.  
MAX V Device Handbook  
December 2010 Altera Corporation  
 复制成功!