欢迎访问ic37.com |
会员登录 免费注册
发布采购

5M40ZT64C5N 参数 Datasheet PDF下载

5M40ZT64C5N图片预览
型号: 5M40ZT64C5N
PDF下载: 下载PDF文件 查看货源
内容描述: MAX V器件手册 [MAX V Device Handbook]
分类和应用:
文件页数/大小: 166 页 / 4016 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号5M40ZT64C5N的Datasheet PDF文件第124页浏览型号5M40ZT64C5N的Datasheet PDF文件第125页浏览型号5M40ZT64C5N的Datasheet PDF文件第126页浏览型号5M40ZT64C5N的Datasheet PDF文件第127页浏览型号5M40ZT64C5N的Datasheet PDF文件第129页浏览型号5M40ZT64C5N的Datasheet PDF文件第130页浏览型号5M40ZT64C5N的Datasheet PDF文件第131页浏览型号5M40ZT64C5N的Datasheet PDF文件第132页  
7–24  
Chapter 7: User Flash Memory in MAX V Devices  
Software Support for UFM Block  
The Quartus II software supports both the Base mode (uses 8-bit address and data)  
and the Extended mode (uses 16-bit address and data). Base mode uses only UFM  
sector 0 (2,048 bits), while Extended mode uses both UFM sector 0 and sector 1 (8,192  
bits). There are only four pins in SPI: SI  
,
SO  
,
SCK, and nCS. Table 7–9 describes the SPI  
pins and functions.  
Table 7–9. SPI Interface Signals  
Pin  
Description  
Serial Data Input  
Function  
SI  
SO  
Receive data serially.  
Transmit data serially.  
Serial Data Output  
The clock signal produced from the master device to  
synchronize the data transfer.  
SCK  
nCS  
Serial Data Clock  
Active low signal that enables the slave device to  
receive or transfer data from the master device.  
Chip Select  
Data transmitted to the SIport of the slave device is sampled by the slave device at  
the positive SCKclock. Data transmits from the slave device through SOat the negative  
SCK clock edge. When nCSis asserted, it means the current device is being selected by  
the master device from the other end of the SPI bus for service. When nCSis not  
asserted, the SIand SCKports should be blocked from receiving signals from the  
master device, and SOshould be in High Impedance state to avoid causing contention  
on the shared SPI bus. All instructions, addresses, and data are transferred with the  
MSB first and start with high-to-low nCStransition. The circuit diagram is shown in  
Figure 7–20.  
Figure 7–20. Circuit Diagram for SPI Interface Read or Write Operations  
SI SO SCK nCS  
Op-Code Decoder  
Read, Write, and Erase  
State Machine  
SPI Interface  
Control Logic  
UFM Block  
Address and Data Hub  
Eight-Bit Status Shift Register  
MAX V Device Handbook  
January 2011 Altera Corporation