欢迎访问ic37.com |
会员登录 免费注册
发布采购

5M40ZF64I5N 参数 Datasheet PDF下载

5M40ZF64I5N图片预览
型号: 5M40ZF64I5N
PDF下载: 下载PDF文件 查看货源
内容描述: MAX V器件手册 [MAX V Device Handbook]
分类和应用:
文件页数/大小: 166 页 / 4016 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号5M40ZF64I5N的Datasheet PDF文件第70页浏览型号5M40ZF64I5N的Datasheet PDF文件第71页浏览型号5M40ZF64I5N的Datasheet PDF文件第72页浏览型号5M40ZF64I5N的Datasheet PDF文件第73页浏览型号5M40ZF64I5N的Datasheet PDF文件第75页浏览型号5M40ZF64I5N的Datasheet PDF文件第76页浏览型号5M40ZF64I5N的Datasheet PDF文件第77页浏览型号5M40ZF64I5N的Datasheet PDF文件第78页  
3–26  
Chapter 3: DC and Switching Characteristics for MAX V Devices  
Timing Model and Specifications  
Maximum Input and Output Clock Rates  
Table 3–37 and Table 3–38 list the maximum input and output clock rates for standard  
I/O pins in MAX V devices.  
Table 3–37. Maximum Input Clock Rate for I/Os for MAX V Devices  
5M40Z/ 5M80Z/ 5M160Z/  
5M240Z/ 5M570Z/5M1270Z/  
I/O Standard  
Unit  
5M2210Z  
C4, C5, I5  
304  
Without Schmitt Trigger  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
3.3-V LVTTL  
With Schmitt Trigger  
304  
Without Schmitt Trigger  
With Schmitt Trigger  
304  
3.3-V LVCMOS  
2.5-V LVTTL  
304  
Without Schmitt Trigger  
With Schmitt Trigger  
304  
304  
Without Schmitt Trigger  
With Schmitt Trigger  
304  
2.5-V LVCMOS  
304  
1.8-V LVTTL  
1.8-V LVCMOS  
1.5-V LVCMOS  
1.2-V LVCMOS  
3.3-V PCI  
Without Schmitt Trigger  
Without Schmitt Trigger  
Without Schmitt Trigger  
Without Schmitt Trigger  
Without Schmitt Trigger  
200  
200  
150  
120  
304  
Table 3–38. Maximum Output Clock Rate for I/Os for MAX V Devices  
5M40Z/ 5M80Z/ 5M160Z/  
5M240Z/ 5M570Z/5M1270Z/  
5M2210Z  
I/O Standard  
Unit  
C4, C5, I5  
304  
3.3-V LVTTL  
3.3-V LVCMOS  
2.5-V LVTTL  
2.5-V LVCMOS  
1.8-V LVTTL  
1.8-V LVCMOS  
1.5-V LVCMOS  
1.2-V LVCMOS  
3.3-V PCI  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
304  
304  
304  
200  
200  
150  
120  
304  
LVDS  
304  
RSDS  
200  
MAX V Device Handbook  
May 2011 Altera Corporation