欢迎访问ic37.com |
会员登录 免费注册
发布采购

5M160ZE64I5N 参数 Datasheet PDF下载

5M160ZE64I5N图片预览
型号: 5M160ZE64I5N
PDF下载: 下载PDF文件 查看货源
内容描述: MAX V器件手册 [MAX V Device Handbook]
分类和应用: 可编程逻辑PC时钟
文件页数/大小: 166 页 / 4016 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号5M160ZE64I5N的Datasheet PDF文件第91页浏览型号5M160ZE64I5N的Datasheet PDF文件第92页浏览型号5M160ZE64I5N的Datasheet PDF文件第93页浏览型号5M160ZE64I5N的Datasheet PDF文件第94页浏览型号5M160ZE64I5N的Datasheet PDF文件第96页浏览型号5M160ZE64I5N的Datasheet PDF文件第97页浏览型号5M160ZE64I5N的Datasheet PDF文件第98页浏览型号5M160ZE64I5N的Datasheet PDF文件第99页  
6. JTAG and In-System Programmability  
in MAX V Devices  
May 2011  
MV51006-1.1  
MV51006-1.1  
This chapter describes the IEEE Standard 1149.1 JTAG BST circuitry that is supported  
in MAX® V devices and how you can enable concurrent in-system programming of  
multiple devices in a minimum time with the IEEE Standard 1532 in-system  
programmability (ISP). This chapter also describes the programming sequence, types  
of programming with the Quartus® II software or external hardware, and design  
security.  
This chapter includes the following sections:  
“IEEE Std. 1149.1 Boundary-Scan Support” on page 6–1  
“In-System Programmability” on page 6–5  
IEEE Std. 1149.1 Boundary-Scan Support  
All MAX V devices provide JTAG BST circuitry that complies with the  
IEEE Std. 1149.1-2001 specification. You can only perform JTAG boundary-scan  
testing after you have fully powered the VCCINT and all VCCIO banks and a certain  
amount of configuration time (tCONFIG) have passed. For in-system programming,  
MAX V devices can use the JTAG port with either the Quartus II software or  
hardware with Programmer Object File (.pof), JamStandard Test and Programming  
Language (STAPL) Format File (.jam), or Jam Byte Code Files (.jbc).  
JTAG pins support 1.5-V, 1.8-V, 2.5-V, and 3.3-V I/O standards. The VCCIO of the bank  
where it is located determines the supported voltage level and standard. The  
dedicated JTAG pins reside in Bank 1 of all MAX V devices.  
Table 6–1 lists the JTAG instructions supported in MAX V devices.  
Table 6–1. JTAG Instructions for MAX V Devices (Part 1 of 2)  
JTAG Instruction  
Instruction Code  
Description  
Allows you to capture and examine a snapshot of signals at the  
device pins if the device is operating in normal mode. Permits an  
initial data pattern to be an output at the device pins.  
SAMPLE/PRELOAD  
00 0000 0101  
Allows you to test the external circuitry and board-level  
interconnects by forcing a test pattern at the output pins and  
capturing test results at the input pins.  
EXTEST (1)  
00 0000 1111  
11 1111 1111  
Places the 1-bit bypass register between the TDIand TDOpins,  
which allows the boundary-scan test (BST) data to pass  
synchronously through target devices to adjacent devices during  
normal device operation.  
BYPASS  
Selects the 32-bit USERCODEregister and places it between the TDI  
and TDOpins, allowing you to shift the USERCODEregister out of the  
TDOpin serially. If you do not specify the USERCODEin the Quartus II  
software, the 32-bit USERCODEregister defaults to all 1’s.  
USERCODE  
00 0000 0111  
© 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat. & Tm. Off.  
and/or trademarks of Altera Corporation in the U.S. and other countries. All other trademarks and service marks are the property of their respective holders as described at  
www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera’s standard warranty, but  
reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any  
information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device  
specifications before relying on any published information and before placing orders for products or services.  
MAX V Device Handbook  
May 2011  
Subscribe