欢迎访问ic37.com |
会员登录 免费注册
发布采购

7C256-35 参数 Datasheet PDF下载

7C256-35图片预览
型号: 7C256-35
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能32Kx8 CMOS SRAM [High Performance 32Kx8 CMOS SRAM]
分类和应用: 静态存储器
文件页数/大小: 8 页 / 128 K
品牌: ALSC [ ALLIANCE SEMICONDUCTOR CORPORATION ]
 浏览型号7C256-35的Datasheet PDF文件第1页浏览型号7C256-35的Datasheet PDF文件第3页浏览型号7C256-35的Datasheet PDF文件第4页浏览型号7C256-35的Datasheet PDF文件第5页浏览型号7C256-35的Datasheet PDF文件第6页浏览型号7C256-35的Datasheet PDF文件第7页浏览型号7C256-35的Datasheet PDF文件第8页  
AS7C256  
AS7C256L  
FUNCTIONAL DESCRIPTION  
The AS7C256 is a high performance CMOS 262,144-bit A write cycle is accomplished by asserting chip enable (CE)  
Static Random Access Memory (SRAM) organized as  
32,768 words × 8 bits. It is designed for memory applica-  
tions where fast data access, low power, and simple interfac-  
ing are desired.  
and write enable (WE) LOW. Data on the input pins  
I/O0-I/O7 is written on the rising edge of WE (write cycle 1)  
or CE (write cycle 2). To avoid bus contention, external  
devices should drive I/O pins only after outputs have been  
disabled with output enable (OE) or write enable (WE).  
Equal address access and cycle times (t , t , t ) of  
AA RC WC  
10/12/15/20/25/35 ns with output enable access times (t  
)
OE  
A read cycle is accomplished by asserting chip enable (CE)  
and output enable (OE) LOW, with write enable (WE)  
HIGH. The chip drives I/O pins with the data word refer-  
enced by the input address. When chip enable or output  
enable is HIGH, or write enable is LOW, output drivers stay  
in high-impedance mode.  
of 3/3/4/5/6/8 ns are ideal for high performance applica-  
tions. A chip enable (CE) input permits easy memory  
expansion with multiple-bank memory organizations.  
When CE is HIGH the device enters standby mode. The  
standard AS7C256 is guaranteed not to exceed 11 mW  
power consumption in standby mode; the L version is guar-  
anteed not to exceed 2.75 mW, and typically requires only  
500 µW. The L version also offers 2.0V data retention, with  
maximum power consumption in this mode of 300 µW.  
All chip inputs and outputs are TTL-compatible, and opera-  
tion is from a single 5V supply. The AS7C256 is packaged  
in all high volume industry standard packages.  
ABSOLUTE MAXIMUM RATINGS  
Parameter  
Symbol  
Min  
Max  
Unit  
Voltage on Any Pin Relative to GND  
Power Dissipation  
V
–0.5  
+7.0  
1.0  
V
t
P
W
D
o
Storage Temperature (Plastic)  
Temperature Under Bias  
DC Output Current  
T
T
–55  
–10  
+150  
+85  
20  
C
stg  
o
C
bias  
I
mA  
out  
NOTE: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress  
rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of  
this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.  
.
TRUTH TABLE  
CE  
WE  
OE  
Data  
Mode  
Standby (I , I  
H
L
L
L
X
H
H
L
X
H
L
High Z  
High Z  
)
SB SB1  
Output Disable  
Read  
D
D
out  
in  
X
Write  
Key: X = Don’t Care, L = LOW, H = HIGH  
2