欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4644EN 参数 Datasheet PDF下载

AK4644EN图片预览
型号: AK4644EN
PDF下载: 下载PDF文件 查看货源
内容描述: 立体声编解码器与MIC / HP / RCV - AMP [Stereo CODEC with MIC/HP/RCV-AMP]
分类和应用: 解码器编解码器消费电路商用集成电路
文件页数/大小: 96 页 / 800 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4644EN的Datasheet PDF文件第86页浏览型号AK4644EN的Datasheet PDF文件第87页浏览型号AK4644EN的Datasheet PDF文件第88页浏览型号AK4644EN的Datasheet PDF文件第89页浏览型号AK4644EN的Datasheet PDF文件第91页浏览型号AK4644EN的Datasheet PDF文件第92页浏览型号AK4644EN的Datasheet PDF文件第93页浏览型号AK4644EN的Datasheet PDF文件第94页  
ASAHI KASEI  
[AK4644]  
„ Stereo Line Output  
Example:  
PLL, Master Mode  
Audio I/F Format :MSB justified (ADC & DAC)  
Sampling Frequency: 44.1kHz  
Digital Volume: 8dB  
FS3-0bits  
0,000  
1,111  
LOVL=MINL bits = “0”  
(Addr:05H, D5&D2-0)  
(1)  
(1) Addr:05H, Data:27H  
(2) Addr:02H, Data:10H  
(3) Addr:09H&0CH, Data:91H  
(4) Addr:0AH&0DH, Data:28H  
(5) Addr:03H, Data:40H  
(6) Addr:00H, Data:6CH  
(7) Addr:03H, Data:00H  
Playback  
(10)  
DACL bit  
(Addr:02H, D4)  
(2)  
IVL/R7-0bits  
E1H  
91H  
28H  
(Addr:09H&0CH, D7-0)  
(3)  
(4)  
DVL/R7-0bits  
18H  
(Addr:0AH&0DH, D7-0)  
LOPS bit  
(Addr:03H, D6)  
(5)  
(7)  
(8)  
(11)  
PMDAC bit  
(Addr:00H, D2)  
PMMIN bit  
(8) Addr:03H, Data:40H  
(9) Addr:00H, Data:40H  
(10) Addr:02H, Data:00H  
(11) Addr:03H, Data:00H  
(Addr:00H, D5)  
(6)  
(9)  
PMLO bit  
(Addr:00H, D3)  
>300 ms  
>300 ms  
LOUT pin  
ROUT pin  
Normal Output  
Figure 81. Stereo Lineout Sequence  
<Example>  
At first, clocks should be supplied according to “Clock Set Up” sequence.  
(1) Set up the sampling frequency (FS3-0 bits). When the AK4644 is PLL mode, DAC and Stereo Line-Amp  
should be powered-up in consideration of PLL lock time after the sampling frequency is changed.  
(2) Set up the path of “DAC Æ Stereo Line Amp”: DACL bit = “0” Æ “1”  
(3) Set up the input digital volume (Addr: 09H and 0CH)  
When PMADL = PMADR bits = “0”, IVL7-0 and IVR7-0 bits should be set to “91H”(0dB).  
(4) Set up the output digital volume (Addr: 0AH and 0DH)  
When DVOLC bit is “1” (default), DVL7-0 bits set the volume of both channels. After DAC is powered-up,  
the digital volume changes from default value (0dB) to the register setting value by the soft transition.  
(5) Enter power-save mode of Stereo Line Amp: LOPS bit = “0” Æ “1”  
(6) Power-up DAC, MIN-Amp and Stereo Line-Amp: PMDAC = PMMIN = PMLO bits = “0” “1”  
The DAC enters an initialization cycle that starts when the PMDAC bit is changed from “0” to “1” at PMADL  
and PMADR bits are “0”. The initialization cycle time is 1059/fs=24ms@fs=44.1kHz. During the  
initialization cycle, the DAC input digital data of both channels are internally forced to a 2's compliment, “0”.  
The DAC output reflects the digital input data after the initialization cycle is complete. When PMADL or  
PMADR bit is “1”, the DAC does not require an initialization cycle. When ALC bit is “1”, ALC is disable  
(ALC gain is set by IVL/R7-0 bits) during an intialization cycle (1059/fs=24ms@fs=44.1kHz). After the  
initialization cycle, ALC operation starts from the gain set by IVL/R7-0 bits.  
LOUT and ROUT pins rise up to VCOM voltage after PMLO bit is changed to “1”. Rise time is 300ms(max)  
at C=1µF and AVDD=3.3V.  
(7) Exit power-save mode of Stereo Line-Amp: LOPS bit = “1” Æ “0”  
LOPS bit should be set to “0” after LOUT and ROUT pins rise up. Stereo Line-Amp goes to normal operation  
by setting LOPS bit to “0”.  
(8) Enter power-save mode of Stereo Line-Amp: LOPS bit: “0” Æ “1”  
(9) Power-down DAC, MIN-Amp and Stereo Line-Amp: PMDAC = PMMIN = PMLO bits = “1” “0”  
LOUT and ROUT pins fall down to AVSS. Fall time is 300ms(max) at C=1µF and AVDD=3.3V.  
(10)Disable the path of “DAC Æ Stereo Line-Amp”: DACL bit = “1” Æ “0”  
(11)Exit power-save mode of Stereo Line-Amp: LOPS bit = “1” Æ “0”  
LOPS bit should be set to “0” after LOUT and ROUT pins fall down.  
MS0477-E-01  
2006/10  
- 90 -  
 复制成功!