欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT45DB321D-SU 参数 Datasheet PDF下载

AT45DB321D-SU图片预览
型号: AT45DB321D-SU
PDF下载: 下载PDF文件 查看货源
内容描述: AT45DB321D -SU PDF杰鸿顺电子 [AT45DB321D-SU PDF 杰鸿顺电子]
分类和应用: 内存集成电路光电二极管电子异步传输模式PCATM时钟
文件页数/大小: 55 页 / 1484 K
品牌: AIMTEC [ AIMTEC ]
 浏览型号AT45DB321D-SU的Datasheet PDF文件第1页浏览型号AT45DB321D-SU的Datasheet PDF文件第2页浏览型号AT45DB321D-SU的Datasheet PDF文件第4页浏览型号AT45DB321D-SU的Datasheet PDF文件第5页浏览型号AT45DB321D-SU的Datasheet PDF文件第6页浏览型号AT45DB321D-SU的Datasheet PDF文件第7页浏览型号AT45DB321D-SU的Datasheet PDF文件第8页浏览型号AT45DB321D-SU的Datasheet PDF文件第9页  
0755-61306582  
杰鸿顺电子  
TEX:61306581  
AT45DB321D [Preliminary]  
Table 2-1.  
Symbol  
Pin Configurations  
Asserted  
State  
Name and Function  
Type  
Chip Select: Asserting the CS pin selects the device. When the CS pin is deasserted, the device  
will be deselected and normally be placed in the standby mode (not Deep Power-Down mode),  
and the output pin (SO) will be in a high-impedance state. When the device is deselected, data  
will not be accepted on the input pin (SI).  
CS  
Low  
Input  
A high-to-low transition on the CS pin is required to start an operation, and a low-to-high  
transition is required to end an operation. When ending an internally self-timed operation such as  
a program or erase cycle, the device will not enter the standby mode until the completion of the  
operation.  
Serial Clock: This pin is used to provide a clock to the device and is used to control the flow of  
data to and from the device. Command, address, and input data present on the SI pin is always  
latched on the rising edge of SCK, while output data on the SO pin is always clocked out on the  
falling edge of SCK.  
SCK  
Input  
Serial Input: The SI pin is used to shift data into the device. The SI pin is used for all data input  
including command and address sequences. Data on the SI pin is always latched on the rising  
edge of SCK. If the SER/BYTE pin is always driven low, the SI pin should be a “no connect”.  
SI  
Input  
Serial Output: The SO pin is used to shift data out from the device. Data on the SO pin is always  
clocked out on the falling edge of SCK. If the SER/BYTE pin is always driven low, the SO pin  
should be a “no connect”.  
SO  
Output  
Write Protect: When the WP pin is asserted, all sectors specified for protection by the Sector  
Protection Register will be protected against program and erase operations regardless of whether  
the Enable Sector Protection command has been issued or not. The WP pin functions  
independently of the software controlled protection method. After the WP pin goes low, the  
content of the Sector Protection Register cannot be modified.  
If a program or erase command is issued to the device while the WP pin is asserted, the device  
will simply ignore the command and perform no operation. The device will return to the idle state  
once the CS pin has been deasserted. The Enable Sector Protection command and Sector  
Lockdown command, however, will be recognized by the device when the WP pin is asserted.  
WP  
Low  
Input  
The WP pin is internally pulled-high and may be left floating if hardware controlled protection will  
not be used. However, it is recommended that the WP pin also be externally connected to VCC  
whenever possible.  
Reset: A low state on the reset pin (RESET) will terminate the operation in progress and reset  
the internal state machine to an idle state. The device will remain in the reset condition as long as  
a low level is present on the RESET pin. Normal operation can resume once the RESET pin is  
brought back to a high level.  
RESET  
Low  
Input  
The device incorporates an internal power-on reset circuit, so there are no restrictions on the  
RESET pin during power-on sequences. If this pin and feature are not utilized it is recommended  
that the RESET pin be driven high externally.  
Ready/Busy: This open drain output pin will be driven low when the device is busy in an  
internally self-timed operation. This pin, which is normally in a high state (through an external  
pull-up resistor), will be pulled low during programming/erase operations, compare operations,  
and page-to-buffer transfers.  
RDY/BUSY  
Output  
The busy status indicates that the Flash memory array and one of the buffers cannot be  
accessed; read and write operations to the other buffer can still be performed.  
Device Power Supply: The VCC pin is used to supply the source voltage to the device.  
VCC  
Power  
Operations at invalid VCC voltages may produce spurious results and should not be attempted.  
Ground: The ground reference for the power supply. GND should be connected to the system  
ground.  
GND  
Ground  
3
3597H–DFLASH–02/07  
QQ:53093  
百度一下:杰鸿顺电子  
QQ:85811868