欢迎访问ic37.com |
会员登录 免费注册
发布采购

HCPL-5601 参数 Datasheet PDF下载

HCPL-5601图片预览
型号: HCPL-5601
PDF下载: 下载PDF文件 查看货源
内容描述: 密封。高速。高CMR 。逻辑门光电耦合器 [Hermetically Sealed. High Speed. High CMR. Logic Gate Optocouplers ]
分类和应用: 光电输出元件
文件页数/大小: 12 页 / 262 K
品牌: AGILENT [ AGILENT TECHNOLOGIES, LTD. ]
 浏览型号HCPL-5601的Datasheet PDF文件第4页浏览型号HCPL-5601的Datasheet PDF文件第5页浏览型号HCPL-5601的Datasheet PDF文件第6页浏览型号HCPL-5601的Datasheet PDF文件第7页浏览型号HCPL-5601的Datasheet PDF文件第8页浏览型号HCPL-5601的Datasheet PDF文件第10页浏览型号HCPL-5601的Datasheet PDF文件第11页浏览型号HCPL-5601的Datasheet PDF文件第12页  
9
Notes:
1. Each channel.
2. All devices are considered two-terminal devices; I
I-O
is measured between all input leads or terminals shorted together and all
output leads or terminals shorted together.
3. Measured between each input pair shorted together and all output connections for that channel shorted together.
4. Measured between adjacent input pairs shorted together for each multichannel device.
5. t
PHL
propagation delay is measured from the 50% point on the leading edge of the input pulse to the 1.5 V point on the leading
edge of the output pulse. The t
PLH
propagation delay is measured from the 50% point on the trailing edge of the input pulse to the
1.5 V point on the trailing edge of the output pulse.
6. The HCPL-6630, HCPL-6631, and HCPL-663K dual channel parts function as two independent single channel units. Use the single
channel parameter limits for each channel.
7. CM
L
is the maximum rate of rise of the common mode voltage that can be sustained with the output voltage in the logic low state
(V
O
< 0.8 V). CM
H
is the maximum rate of fall of the common mode voltage that can be sustained with the output voltage in the
logic high state (V
O
> 2.0 V).
8. This is a momentary withstand test, not an operating condition.
9. It is essential that a bypass capacitor (0.01 to 0.1
µF,
ceramic) be connected from V
CC
to ground. Total lead length between both
ends of this external capacitor and the isolator connections should not exceed 20 mm.
10. No external pull up is required for a high logic state on the enable input.
11. The t
ELH
enable propagation delay is measured from the 1.5 V point on the trailing edge of the enable input pulse to the 1.5 V
point on the trailing edge of the output pulse.
12. The t
EHL
enable propagation delay is measured from the 1.5 V point on the leading edge of the enable input pulse to the 1.5 V
point on the leading edge of the output pulse.
13. Standard parts receive 100% testing at 25°C (Subgroups 1 and 9). SMD and 883B parts receive 100% testing at 25, 125, and
-55°C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively).
14. Parameters are tested as part of device initial characterization and after design and process changes. Parameters are guaranteed
to limits specified for all lots not specifically tested.
15. Not required for 6N134, 6N134/883B, 8102801, HCPL-268K and 5962-9800101 types.
16. Required for 6N134, 6N134/883B, 8102801, HCPL-268K and 5962-9800101 types.
17. Not required for HCPL-5650, HCPL-5651 and 8102805 types.
18. Required for HCPL-5650, HCPL-5651 and 8102805 types only.
Figure 1. High Level Output Current
vs. Temperature.
Figure 2. Input-Output
Characteristics.
Figure 3. Input Diode Forward
Characteristic.