欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADV7196AKS 参数 Datasheet PDF下载

ADV7196AKS图片预览
型号: ADV7196AKS
PDF下载: 下载PDF文件 查看货源
内容描述: 多制式逐行扫描/ HDTV编码器, 3个11位DAC , 10位数据输入,以及Macrovision公司 [Multiformat Progressive Scan/HDTV Encoder with Three 11-Bit DACs, 10-Bit Data Input, and Macrovision]
分类和应用: 电视编码器
文件页数/大小: 36 页 / 493 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号ADV7196AKS的Datasheet PDF文件第5页浏览型号ADV7196AKS的Datasheet PDF文件第6页浏览型号ADV7196AKS的Datasheet PDF文件第7页浏览型号ADV7196AKS的Datasheet PDF文件第8页浏览型号ADV7196AKS的Datasheet PDF文件第10页浏览型号ADV7196AKS的Datasheet PDF文件第11页浏览型号ADV7196AKS的Datasheet PDF文件第12页浏览型号ADV7196AKS的Datasheet PDF文件第13页  
ADV7196A
PIN FUNCTION DESCRIPTIONS
Pin
1, 12
2–11
13, 52
14–23
Mnemonic
V
DD
Y0–Y9
GND
Cr0–Cr9
Input/Output
P
I
G
I
Function
Digital Power Supply
10-Bit Progressive Scan/HDTV Input Port for Y Data. Input for G data when
RGB data is input.
Digital Ground
1
0-Bit Progressive Scan/HDTV Input Port for Color Data in 4:4:4 Input Mode.
In 4:2:2 mode this input port is not used. Input port for R data when RGB data
is input.
Analog Power Supply
Pixel Clock Input. Requires a 27 MHz reference clock for standard operation in
Progressive Scan Mode or a 74.25 MHz (74.1758 MHz) reference clock in
HDTV mode.
Analog Ground
Video Blanking Control Signal Input
VSYNC,
Vertical Sync Control Signal Input or TSYNC Input Control Signal in
Async Timing Mode
HSYNC,
Horizontal
Sync Control Signal Input or
SYNC
Input Control Signal in
Async Timing Mode
24, 35
25
V
AA
CLKIN
P
I
26, 33
27
28
29
30
31
32
34
36
37
38
AGND
DV
VSYNC/
TSYNC
HSYNC/
SYNC
SCL
SDA
DAC C
DAC A
DAC B
COMP
R
SET
G
I
I
I
I
I/O
O
O
O
O
I
39
40
41
V
REF
RESET
ALSB
I/O
I
I
42–51
Cb/Cr9–0
I
MPU Port Serial Interface Clock Input
MPU Port Serial Data Input/Output
Color Component Analog Output of Input Data on Cb/Cr9–0 Input Pins
Y Analog Output
Color Component Analog Output of Input Data on Cr9–Cr0 Input Pins
Compensation Pin for DACs. Connect 0.1
µF
capacitor from COMP pin to V
AA
.
A 2470
resistor (for input ranges 64–940 and 64–960; output standards
EIA-770.1–EIA-770.3) must be connected from this pin to ground and is used to
control the amplitudes of the DAC outputs. For input ranges 0–1023 (output
standards RS-170, RS-343A) the R
SET
value must be 2820
Ω.
Optional External Voltage Reference Input for DACs or Voltage Reference
Output (1.235 V)
This input resets the on-chip timing generator and sets the ADV7196A into
Default Register setting. Reset is an active low signal.
TTL Address Input. This signal sets up the LSB of the MPU address. When this
pin is tied high, the I
2
C filter is activated which reduces noise on the I
2
C interface.
When this pin is tied low, the input bandwidth on the I
2
C interface is increased.
1
0-Bit Progressive Scan/HDTV Input Port for Color Data. In 4:2:2 mode the
multiplexed CrCb data must be input on these pins. Input port for B data when
RGB is input.
REV. 0
–9–