欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADSP-BF532_15 参数 Datasheet PDF下载

ADSP-BF532_15图片预览
型号: ADSP-BF532_15
PDF下载: 下载PDF文件 查看货源
内容描述: [Blackfin Embedded Processor]
分类和应用:
文件页数/大小: 64 页 / 2449 K
品牌: ADI [ ADI ]
 浏览型号ADSP-BF532_15的Datasheet PDF文件第30页浏览型号ADSP-BF532_15的Datasheet PDF文件第31页浏览型号ADSP-BF532_15的Datasheet PDF文件第32页浏览型号ADSP-BF532_15的Datasheet PDF文件第33页浏览型号ADSP-BF532_15的Datasheet PDF文件第35页浏览型号ADSP-BF532_15的Datasheet PDF文件第36页浏览型号ADSP-BF532_15的Datasheet PDF文件第37页浏览型号ADSP-BF532_15的Datasheet PDF文件第38页  
ADSP-BF531/ADSP-BF532/ADSP-BF533  
Serial Port Timing  
Table 28 through Table 31 on Page 37 and Figure 23 on Page 35  
through Figure 26 on Page 37 describe Serial Port operations.  
Table 28. Serial Ports—External Clock  
VDDEXT = 1.8 V  
Max  
VDDEXT = 2.5 V/3.3 V  
Parameter  
Min  
Min  
Max  
Unit  
Timing Requirements  
tSFSE  
TFSx/RFSx Setup Before TSCLKx/RSCLKx1  
3.0  
3.0  
3.0  
3.0  
8.0  
20.0  
3.0  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tHFSE TFSx/RFSx Hold After TSCLKx/RSCLKx1  
tSDRE Receive Data Setup Before RSCLKx1  
tHDRE Receive Data Hold After RSCLKx1  
3.0  
3.0  
3.0  
tSCLKEW TSCLKx/RSCLKx Width  
4.5  
tSCLKE TSCLKx/RSCLKx Period  
15.02  
4.0 × tSCLKE  
4.0 × tSCLKE  
tSUDTE Start-Up Delay From SPORT Enable To First External TFSx3  
tSUDRE Start-Up Delay From SPORT Enable To First External RFSx3  
Switching Characteristics  
4.0 × tSCLKE  
4.0 × tSCLKE  
tDFSE TFSx/RFSx Delay After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx)4  
tHOFSE TFSx/RFSx Hold After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx)1  
tDDTE Transmit Data Delay After TSCLKx1  
10.0  
10.0  
10.0  
10.0  
ns  
ns  
ns  
ns  
0.0  
0.0  
0.0  
0.0  
tHDTE Transmit Data Hold After TSCLKx1  
1 Referenced to sample edge.  
2 For receive mode with external RSCLKx and external RFSx only, the maximum specification is 11.11 ns (90 MHz).  
3 Verified in design but untested. After being enabled, the serial port requires external clock pulses—before the first external frame sync edge—to initialize the serial port.  
4 Referenced to drive edge.  
Table 29. Serial Ports—Internal Clock  
VDDEXT = 1.8 V  
Max  
VDDEXT = 2.5 V/3.3 V  
Parameter  
Min  
Min  
Max  
Unit  
Timing Requirements  
tSFSI TFSx/RFSx Setup Before TSCLKx/RSCLKx1  
tHFSI TFSx/RFSx Hold After TSCLKx/RSCLKx1  
tSDRI Receive Data Setup Before RSCLKx1  
tHDRI Receive Data Hold After RSCLKx1  
Switching Characteristics  
11.0  
2.0  
9.5  
9.0  
ns  
ns  
ns  
ns  
2.0  
9.0  
0.0  
0.0  
tDFSI TFSx/RFSx Delay After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx)2  
tHOFSI TFSx/RFSx Hold After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx)1  
tDDTI Transmit Data Delay After TSCLKx1  
tHDTI Transmit Data Hold After TSCLKx1  
tSCLKIW TSCLKx/RSCLKx Width  
3.0  
3.0  
3.0  
3.0  
ns  
ns  
ns  
ns  
ns  
1.0  
1.0  
2.5  
6.0  
2.0  
4.5  
1 Referenced to sample edge.  
2 Referenced to drive edge.  
Rev. I  
|
Page 34 of 64  
|
August 2013  
 复制成功!