欢迎访问ic37.com |
会员登录 免费注册
发布采购

AD9767ASTZRL 参数 Datasheet PDF下载

AD9767ASTZRL图片预览
型号: AD9767ASTZRL
PDF下载: 下载PDF文件 查看货源
内容描述: 10位/ 12位/ 14位, 125 MSPS双通道TxDAC数字 - 模拟转换器 [10-/12-/14-Bit, 125 MSPS Dual TxDAC Digital-to-Analog Converters]
分类和应用: 转换器数模转换器
文件页数/大小: 44 页 / 643 K
品牌: ADI [ ADI ]
 浏览型号AD9767ASTZRL的Datasheet PDF文件第20页浏览型号AD9767ASTZRL的Datasheet PDF文件第21页浏览型号AD9767ASTZRL的Datasheet PDF文件第22页浏览型号AD9767ASTZRL的Datasheet PDF文件第23页浏览型号AD9767ASTZRL的Datasheet PDF文件第25页浏览型号AD9767ASTZRL的Datasheet PDF文件第26页浏览型号AD9767ASTZRL的Datasheet PDF文件第27页浏览型号AD9767ASTZRL的Datasheet PDF文件第28页  
AD9763/AD9765/AD9767  
Data Sheet  
PORT 1  
INPUT  
IOUTA and IOUTB also have a negative and positive voltage  
compliance range that must be adhered to in order to achieve  
optimum performance. The negative output compliance range  
of −1.0 V is set by the breakdown limits of the CMOS process.  
Operation beyond this maximum limit may result in a breakdown  
of the output stage and affect the reliability of the  
DAC1  
INTERLEAVED  
LATCH  
DATA IN, PORT 1  
LATCH  
DAC1  
DEINTERLEAVED  
DATA OUT  
PORT 2  
INPUT  
LATCH  
IQWRT  
IQSEL  
DAC2  
LATCH  
DAC2  
IQCLK  
IQRESET  
÷2  
AD9763/AD9765/AD9767.  
The positive output compliance range is slightly dependent on  
the full-scale output current, IOUTFS. When IOUTFS is decreased  
from 20 mA to 2 mA, the positive output compliance range  
degrades slightly from its nominal 1.25 V to 1.00 V. The optimum  
distortion performance for a single-ended or differential output  
is achieved when the maximum full-scale signal at IOUTA and IOUTB  
does not exceed 0.5 V. Applications requiring the AD9763/  
AD9765/AD9767 output (that is, VOUTA and/or VOUTB) to extend its  
output compliance range must size RLOAD accordingly. Operation  
beyond this compliance range adversely affects the linearity  
performance of the AD9763/AD9765/AD9767 and  
Figure 61. Latch Structure in Interleaved Mode  
Dual-Port Mode Timing  
When the MODE pin is at Logic 1, the AD9763/AD9765/AD9767  
operates in dual-port mode (refer to Figure 57). The AD9763/  
AD9765/AD9767 functions as two distinct DACs. Each DAC  
has its own completely independent digital input and control lines.  
The AD9763/AD9765/AD9767 features a double-buffered data  
path. Data enters the device through the channel input latches.  
This data is then transferred to the DAC latch in each signal  
path. After the data is loaded into the DAC latch, the analog  
output settles to its new value.  
subsequently degrades its distortion performance.  
DIGITAL INPUTS  
For general consideration, the WRT lines control the channel  
input latches, and the CLK lines control the DAC latches. Both  
sets of latches are updated on the rising edge of their respective  
control signals.  
The digital inputs of the AD9763/AD9765/AD9767 consist of  
two independent channels. For the dual-port mode, each DAC has  
its own dedicated 10-/12-/14-bit data port: WRT line and CLK line.  
In the interleaved timing mode, the function of the digital control  
pins changes as described in the Interleaved Mode Timing  
section. The 10-/12-/14-bit parallel data inputs follow straight  
binary coding, where the most significant bits (MSBs) are DB9P1  
and DB9P2 for the AD9763, DB11P1 and DB11P2 for the AD9765,  
and DB13P1 and DB13P2 for the AD9767, and the least significant  
bits (LSBs) are DB0P1 and DB0P2 for all three parts. IOUTA produces  
a full-scale output current when all data bits are at Logic 1. IOUTB  
produces a complementary output with the full-scale current  
split between the two outputs as a function of the input code.  
The rising edge of CLK must occur before or simultaneously  
with the rising edge of WRT. If the rising edge of CLK occurs  
after the rising edge of WRT, a minimum delay of 2 ns must be  
maintained from the rising edge of WRT to the rising edge of CLK.  
Timing specifications for dual-port mode are shown in Figure 62  
and Figure 63.  
tS  
tH  
DATA IN  
WRT1/WRT2  
CLK1/CLK2  
tLPW  
The digital interface is implemented using an edge-triggered  
master/slave latch. The DAC outputs are updated following  
either the rising edge or every other rising edge of the clock,  
depending on whether dual or interleaved mode is used. The  
DAC outputs are designed to support a clock rate as high as  
125 MSPS. The clock can be operated at any duty cycle that  
meets the specified latch pulse width. The setup and hold times  
can also be varied within the clock cycle as long as the specified  
minimum times are met, although the location of these transition  
edges may affect digital feedthrough and distortion performance.  
Best performance is typically achieved when the input data  
transitions on the falling edge of a 50% duty cycle clock.  
tCPW  
I
I
OUTA  
OR  
OUTB  
tPD  
Figure 62. Dual-Port Mode Timing  
DATA IN  
D1  
D2  
D3  
D4  
D5  
WRT1/WRT2  
CLK1/CLK2  
DAC TIMING  
I
I
OUTA  
OR  
OUTB  
D3  
XX  
D2  
The AD9763/AD9765/AD9767 can operate in two timing modes,  
dual and interleaved, which are described in the following  
sections. The block diagram in Figure 61 represents the latch  
architecture in the interleaved timing mode.  
D4  
D1  
Figure 63. Dual-Port Mode Timing  
Rev. G | Page 24 of 44