欢迎访问ic37.com |
会员登录 免费注册
发布采购

AD73360LAR 参数 Datasheet PDF下载

AD73360LAR图片预览
型号: AD73360LAR
PDF下载: 下载PDF文件 查看货源
内容描述: 六路输入通道模拟前端 [Six-Input Channel Analog Front End]
分类和应用:
文件页数/大小: 32 页 / 283 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号AD73360LAR的Datasheet PDF文件第3页浏览型号AD73360LAR的Datasheet PDF文件第4页浏览型号AD73360LAR的Datasheet PDF文件第5页浏览型号AD73360LAR的Datasheet PDF文件第6页浏览型号AD73360LAR的Datasheet PDF文件第8页浏览型号AD73360LAR的Datasheet PDF文件第9页浏览型号AD73360LAR的Datasheet PDF文件第10页浏览型号AD73360LAR的Datasheet PDF文件第11页  
AD73360L
TERMINOLOGY
Absolute Gain
ABBREVIATIONS
ADC
BW
CRx
Analog-to-Digital Converter.
Bandwidth.
A Control Register where
x
is a placeholder for
an alphabetic character (A–E). There are eight
read/write control registers on the AD73360L—
designated CRA through CRE.
A bit position, where
n
is a placeholder for a
numeric character (0–7), within a control regis-
ter; where
x
is a placeholder for an alphabetic
character (A–E). Position 7 represents the MSB
and Position 0 represents the LSB.
Device (Internal) Master Clock. This is the
internal master clock resulting from the external
master clock (MCLK) being divided by the on-
chip master clock divider.
Frame Sync Loop-Back—where the SDOFS of
the final device in a cascade is connected to the
RFS and TFS of the DSP and the SDIFS of first
device in the cascade. Data input and output
occur simultaneously. In the case of non-FSLB,
SDOFS and SDO are connected to the Rx Port
of the DSP while SDIFS and SDI are connected
to the Tx Port.
Programmable Gain Amplifier.
Switched Capacitor.
Signal-to-Noise Ratio.
Serial Port.
Total Harmonic Distortion.
Voice Bandwidth.
Absolute gain is a measure of converter gain for a known signal.
Absolute gain is measured (differentially) with a 1 kHz sine
wave at 0 dBm0 for each ADC. The absolute gain specification
is used for gain tracking error specification.
Crosstalk
Crosstalk is due to coupling of signals from a given channel to
an adjacent channel. It is defined as the ratio of the amplitude of
the coupled signal to the amplitude of the input signal. Crosstalk
is expressed in dB.
Gain Tracking Error
CRx:n
Gain tracking error measures changes in converter output for
different signal levels relative to an absolute signal level. The
absolute signal level is 0 dBm0 (equal to absolute gain) at 1 kHz
for each ADC. Gain tracking error at 0 dBm0 (ADC) is 0 dB by
definition.
Group Delay
DMCLK
FSLB
Group delay is defined as the derivative of radian phase with
respect to radian frequency, dø(f)/df. Group delay is a measure
of average delay of a system as a function of frequency. A linear
system with a constant group delay has a linear phase response.
The deviation of group delay from a constant indicates the
degree of nonlinear phase response of the system.
Idle Channel Noise
Idle channel noise is defined as the total signal energy measured
at the output of the device when the input is grounded (mea-
sured in the frequency range 0 Hz–4 kHz).
Intermodulation Distortion
PGA
SC
SNR
SPORT
THD
VBW
With inputs consisting of sine waves at two frequencies, fa and
fb, any active device with nonlinearities will create distortion
products at sum and difference frequencies of mfa
±
nfb where
m, n = 0, 1, 2, 3, etc. Intermodulation terms are those for which
neither m nor n are equal to zero. For final testing, the second
order terms include (fa + fb) and (fa – fb), while the third order
terms include (2fa + fb), (2fa – fb), (fa + 2fb) and (fa – 2fb).
Power Supply Rejection
Power supply rejection measures the susceptibility of a device to
noise on the power supply. Power supply rejection is measured
by modulating the power supply with a sine wave and measuring
the noise at the output (relative to 0 dB).
Sample Rate
The sample rate is the rate at which each ADC updates its output
register. It is set relative to the DMCLK and the programmable
sample rate setting.
SNR + THD
Signal-to-noise ratio plus harmonic distortion is defined to be
the ratio of the rms value of the measured input signal to the
rms sum of all other spectral components in a given frequency
range, including harmonics but excluding dc.
REV. 0
–7–