欢迎访问ic37.com |
会员登录 免费注册
发布采购

ACT8937A 参数 Datasheet PDF下载

ACT8937A图片预览
型号: ACT8937A
PDF下载: 下载PDF文件 查看货源
内容描述: 先进的PMU三星S5PC100 , S5PC110和S5PV210处理器 [Advanced PMU for Samsung S5PC100, S5PC110 and S5PV210 Processors]
分类和应用: PC
文件页数/大小: 45 页 / 845 K
品牌: ACTIVE-SEMI [ ACTIVE-SEMI, INC ]
 浏览型号ACT8937A的Datasheet PDF文件第6页浏览型号ACT8937A的Datasheet PDF文件第7页浏览型号ACT8937A的Datasheet PDF文件第8页浏览型号ACT8937A的Datasheet PDF文件第9页浏览型号ACT8937A的Datasheet PDF文件第11页浏览型号ACT8937A的Datasheet PDF文件第12页浏览型号ACT8937A的Datasheet PDF文件第13页浏览型号ACT8937A的Datasheet PDF文件第14页  
ACT8937A  
Rev 1, 22-Oct-12  
REGISTER AND BIT DESCRIPTIONS  
Table 1:  
Global Register Map  
OUTPUT ADDRESS BIT  
NAME  
ACCESS  
DESCRIPTION  
Reset Timer Setting. Defines the reset time-out threshold. Reset  
time-out is 65ms when value is 1, reset time-out is 130ms when  
value is 0. See nRSTO Output section for more information.  
SYS  
SYS  
0x00  
0x00  
[7]  
TRST  
R/W  
SYSLEV Mode Select. Defines the response to the SYSLEV  
voltage detector, 1: Generate an interrupt when VVSYS falls below  
the programmed SYSLEV threshold, 0: automatic shutdown  
when VVSYS falls below the programmed SYSLEV threshold.  
[6] nSYSMODE  
R/W  
System Voltage Level Interrupt Mask. SYSLEV interrupt is  
masked by default, set to 1 to unmask this interrupt. See the  
Programmable System Voltage Monitor section for more  
information  
SYS  
SYS  
0x00  
0x00  
[5] nSYSLEVMSK R/W  
System Voltage Status. Value is 1 when VVSYS is lower than the  
SYSLEV voltage threshold, value is 0 when VVSYS is higher than  
the system voltage detection threshold.  
[4]  
nSYSSTAT  
R
System Voltage Detect Threshold. Defines the SYSLEV voltage  
threshold. See the Programmable System Voltage Monitor  
section for more information.  
SYS  
SYS  
0x00  
0x01  
0x01  
0x20  
0x20  
0x21  
0x21  
[3:0]  
[7:4]  
SYSLEV  
-
R/W  
R/W  
R/W  
R
Reserved.  
Scratchpad Bits. Non-functional bits, maybe be used by user to  
store system status information. Volatile bits, which are cleared  
when system voltage falls below UVLO threshold.  
SYS  
[3:0] SCRATCH  
REG1  
REG1  
REG1  
REG1  
[7:6]  
[5:0]  
[7:6]  
[5:0]  
-
Reserved.  
Primary Output Voltage Selection. Valid when VSEL is driven low.  
See the Output Voltage Programming section for more  
information.  
VSET1  
-
R/W  
R
Reserved.  
Secondary Output Voltage Selection. Valid when VSEL is driven  
high. See the Output Voltage Programming section for more  
information.  
VSET2  
R/W  
Regulator Enable Bit. Set bit to 1 to enable the regulator, clear bit  
to 0 to disable the regulator.  
REG1  
REG1  
0x22  
0x22  
[7]  
[6]  
ON  
R/W  
R/W  
Regulator Phase Control. Set bit to 1 for the regulator to operate  
180° out of phase with the oscillator, clear bit to 0 for the  
regulator to operate in phase with the oscillator.  
PHASE  
Regulator Mode Select. Set bit to 1 for fixed-frequency PWM  
under all load conditions, clear bit to 0 to transit to power-savings  
mode under light-load conditions.  
REG1  
0x22  
[5]  
MODE  
R/W  
Regulator Turn-On Delay Control. See the REG1, REG2, REG3  
Turn-on Delay section for more information.  
REG1  
REG1  
0x22  
0x22  
[4:2]  
[1]  
DELAY  
R/W  
R/W  
Regulator Fault Mask Control. Set bit to 1 enable fault-interrupts,  
clear bit to 0 to disable fault-interrupts.  
nFLTMSK  
Regulator Power-OK Status. Value is 1 when output voltage  
exceeds the power-OK threshold, value is 0 otherwise.  
REG1  
REG2  
0x22  
0x30  
[0]  
OK  
-
R
R
[7:6]  
Reserved.  
Primary Output Voltage Selection. Valid when VSEL is driven low.  
See the Output Voltage Programming section for more  
information.  
REG2  
REG2  
0x30  
0x31  
[5:0]  
[7:6]  
VSET1  
-
R/W  
R
Reserved.  
Innovative PowerTM  
www.active-semi.com  
- 10 -  
ActivePMUTM and ActivePathTM are trademarks of Active-Semi.  
I2CTM is a trademark of NXP.  
Copyright © 2012 Active-Semi, Inc.