欢迎访问ic37.com |
会员登录 免费注册
发布采购

A1240XLV-FPGC 参数 Datasheet PDF下载

A1240XLV-FPGC图片预览
型号: A1240XLV-FPGC
PDF下载: 下载PDF文件 查看货源
内容描述: 集成系列FPGA : 1200XL和3200DX家庭 [Integrator Series FPGAs: 1200XL and 3200DX Families]
分类和应用:
文件页数/大小: 84 页 / 3116 K
品牌: ACTEL [ Actel Corporation ]
 浏览型号A1240XLV-FPGC的Datasheet PDF文件第32页浏览型号A1240XLV-FPGC的Datasheet PDF文件第33页浏览型号A1240XLV-FPGC的Datasheet PDF文件第34页浏览型号A1240XLV-FPGC的Datasheet PDF文件第35页浏览型号A1240XLV-FPGC的Datasheet PDF文件第37页浏览型号A1240XLV-FPGC的Datasheet PDF文件第38页浏览型号A1240XLV-FPGC的Datasheet PDF文件第39页浏览型号A1240XLV-FPGC的Datasheet PDF文件第40页  
Integrator Series FPGAs: 1200XL and 3200DX Families  
A3265DX Timing Characteristics (continued)  
(Worst-Case Commercial Conditions V  
= 4.75 V, T = 70°C)  
J
CC  
3.3V ‘Std’  
Speed  
‘–2’ Speed  
‘–1’ Speed  
‘Std’ Speed  
‘–F’ Speed  
Parameter  
Description  
Min.  
Max.  
Min.  
Max.  
Min.  
Max.  
Min.  
Max.  
Min.  
Max.  
Units  
1
TTL Output Module Timing  
t
t
t
t
t
t
t
t
t
t
t
t
Data-to-Pad High  
3.8  
4.6  
4.8  
5.2  
8.3  
8.3  
8.3  
7.7  
4.3  
5.2  
5.4  
5.9  
9.5  
9.5  
9.4  
8.7  
5.0  
6.1  
6.5  
7.9  
5.5  
6.7  
ns  
ns  
DLH  
DHL  
ENZH  
ENZL  
ENHZ  
ENLZ  
GLH  
GHL  
LSU  
Data-to-Pad Low  
Enable-Pad Z to High  
6.4  
8.3  
7.1  
ns  
Enable-Pad Z to Low  
6.9  
9.0  
7.6  
ns  
Enable-Pad High to Z  
11.1  
11.1  
11.1  
10.2  
14.5  
14.5  
14.4  
13.3  
12.3  
12.3  
12.3  
11.3  
ns  
Enable-Pad Low to Z  
ns  
G-to-Pad High  
ns  
G-to-Pad Low  
ns  
I/O Latch Output Set-Up  
I/O Latch Output Hold  
0.5  
0.0  
0.6  
0.0  
0.7  
0.0  
0.9  
0.0  
0.8  
0.0  
ns  
ns  
LH  
I/O Latch Clock-Out (Pad-to-Pad) 32 I/O  
Array Latch Clock-Out (Pad-to-Pad)32 I/O  
Capacitive Loading, Low to High  
Capacitive Loading, High to Low  
9.8  
13.9  
0.037  
0.05  
0.3  
11.1  
15.7  
0.04  
0.03  
0.4  
13.1  
18.5  
0.05  
0.07  
0.5  
17.0  
24.1  
0.071  
0.1  
14.5  
20.5  
0.06  
0.08  
0.6  
ns  
LCO  
ACO  
ns  
d
d
ns/pF  
ns/pF  
ns/pF  
TLH  
TLL  
t
Hard-Wired Wide-Decode Output  
1
0.7  
WDO  
CMOS Output Module Timing  
t
t
t
t
t
t
t
t
t
t
t
t
Data-to-Pad High  
4.6  
3.8  
4.8  
5.2  
8.3  
8.3  
8.3  
9.0  
5.2  
4.3  
5.5  
5.9  
9.5  
9.5  
9.4  
10.2  
6.1  
5.0  
7.9  
6.5  
6.7  
5.5  
ns  
ns  
DLH  
DHL  
ENZH  
ENZL  
ENHZ  
ENLZ  
GLH  
GHL  
LSU  
Data-to-Pad Low  
Enable-Pad Z to High  
6.4  
8.4  
7.1  
ns  
Enable-Pad Z to Low  
6.9  
9.0  
7.6  
ns  
Enable-Pad High to Z  
11.1  
11.1  
11.1  
12.0  
14.5  
14.5  
14.4  
15.6  
12.3  
12.3  
12.3  
13.3  
ns  
Enable-Pad Low to Z  
ns  
G-to-Pad High  
ns  
G-to-Pad Low  
ns  
I/O Latch Set-Up  
0.5  
0.0  
0.6  
0.0  
0.7  
0.0  
0.9  
0.0  
0.8  
0.0  
ns  
I/O Latch Hold  
ns  
LH  
I/O Latch Clock-Out (Pad-to-Pad) 32 I/O  
Array Latch Clock-Out (Pad-to-Pad) 32 I/O  
Capacitive Loading, Low to High  
Capacitive Loading, High to Low  
Hard-Wired Wide-Decode Output  
11.7  
16.4  
0.05  
0.04  
0.3  
13.3  
18.5  
0.06  
0.05  
0.4  
15.6  
21.8  
0.07  
0.06  
0.5  
20.3  
28.3  
0.1  
17.3  
24.1  
0.1  
ns  
LCO  
ACO  
ns  
d
d
ns/pF  
ns/pF  
ns/pF  
TLH  
TLL  
0.1  
0.1  
t
0.7  
0.6  
WDO  
Note:  
1. Delays based on 35pF loading.  
36  
Discontinued – v3.0  
 复制成功!