欢迎访问ic37.com |
会员登录 免费注册
发布采购

IMP1832S 参数 Datasheet PDF下载

IMP1832S图片预览
型号: IMP1832S
PDF下载: 下载PDF文件 查看货源
内容描述: 3..3V μP电源Supplly Moniittor和Ressett Ciircuiitt [3..3V μP Power Supplly Moniittor and Ressett Ciircuiitt]
分类和应用: 模拟IC信号电路
文件页数/大小: 7 页 / 111 K
品牌: A1PROS [ A1 PROS CO., LTD. ]
 浏览型号IMP1832S的Datasheet PDF文件第1页浏览型号IMP1832S的Datasheet PDF文件第2页浏览型号IMP1832S的Datasheet PDF文件第3页浏览型号IMP1832S的Datasheet PDF文件第4页浏览型号IMP1832S的Datasheet PDF文件第6页浏览型号IMP1832S的Datasheet PDF文件第7页  
IMP1 832
Application Information
Watchdog Timer and ST Input
A watchdog timer stops and restarts a microprocessor that is
“hung-up”. Through the time delay input, TD, three watchdog
time-out periods are selectable: 150ms, 610ms and 1,200ms. If the
strobe input, ST, is not strobed LOW prior to timeout, reset signals
become active. On power-up or after the supply voltage returns to
an in-tolerance condition, the reset signal remains active for
250ms minimum, allowing the power supply and system micro-
processor to stabilize.
ST Pulses as short as 20ns can be detected.
Valid
Strobe
Valid
Strobe
Invalid
Strobe
A HIGH-to-LOW ST signal transition must be regularly issued
no later than the minimum time-out period defined by the state of
the TD signal. This guarantees the watchdog timer does not
time-out.
Timeouts periods of approximately 150ms, 610ms or 1,200ms are
selected through the TD pin.
TD Voltage Level
GND
Floating
V
CC
Watchdog Time-Out Period (ms)
Min
62.5
250
500
Nominal
150
610
1200
Max
250
1000
2000
1832_t03.eps
ST
t
ST
t
RST
RESET
t
TD
(Min)
t
TD
(Max)
1832_08.eps
The watchdog timer can not be disabled. It must be strobed with
a high-to-low transition to avoid a watchdog timeout and reset.
Note: ST is ignored whenever a reset is active.
Figure 5. Timing Diagram: Strobe Input
Supply
Voltage
IMP1832
1
2
3
4
PBRST
TD
TOL
GND
V
CC
ST
RESET
RESET
8
7
6
5
1832_06.eps
MREQ
m
P
RESET
Address
Bus
Decoder
Figure 6. Application Circuit: Watchdog Timer
©
1999 IMP, Inc.
408-432-9100/www.impweb.com
5