欢迎访问ic37.com |
会员登录 免费注册
发布采购

I5102EYI 参数 Datasheet PDF下载

I5102EYI图片预览
型号: I5102EYI
PDF下载: 下载PDF文件 查看货源
内容描述: [Speech Synthesizer With RCDG, 120s, PDSO28, 8 X 13.40 MM, LEAD FREE, PLASTIC, TSOP1-28]
分类和应用: 存储音频合成器集成电路消费电路商用集成电路光电二极管蜂窝移动电话便携式设备
文件页数/大小: 88 页 / 604 K
品牌: WINBOND [ WINBOND ]
 浏览型号I5102EYI的Datasheet PDF文件第45页浏览型号I5102EYI的Datasheet PDF文件第46页浏览型号I5102EYI的Datasheet PDF文件第47页浏览型号I5102EYI的Datasheet PDF文件第48页浏览型号I5102EYI的Datasheet PDF文件第50页浏览型号I5102EYI的Datasheet PDF文件第51页浏览型号I5102EYI的Datasheet PDF文件第52页浏览型号I5102EYI的Datasheet PDF文件第53页  
ISD5100 – SERIES  
RAC Waveform During Digital Erase @ 8kHz Operation  
1.25 ms  
TRACE  
.25 ms  
TRACEL  
INT (Interrupt)  
INT is an open drain output pin. The ISD5100 Series interrupt pin goes LOW and stays LOW when an  
Overflow (OVF) or End of Message (EOM) marker is detected. Each operation that ends in an EOM or  
OVF generates an interrupt, including the message cueing cycles. The interrupt is cleared by a READ  
STATUS instruction that will give a status byte out the SDA line.  
XCLK (External Clock Input)  
The external clock input for the ISD5100 Series product has an internal pull-down device. Normally,  
the ISD5100 Series are operated at one of four internal rates selected for its internal oscillator by the  
Sample Rate Select bits. If greater precision is required, the device can be clocked through the XCLK  
pin at 4.096 MHz as described in section 7.4.3 on page 32.  
Because the anti-aliasing and smoothing filters track the Sample Rate Select bits, one must, for  
optimum performance, maintain the external clock at 4.096 MHz AND set the Sample Rate  
Configuration bits to one of the four values to properly set the filters to the correct cutoff frequency as  
described in section 7.4.3 on page 32. The duty cycle on the input clock is not critical, as the clock is  
immediately divided by two internally. If the XCLK is not used, this input should be connected to VSSD  
.
External Clock Input Table  
ISD5116  
Duration  
ISD5108  
Duration  
ISD5104  
Duration  
(Minutes)  
ISD5102  
Duration  
(Minutes)  
Sample  
Rate  
Required FLD1 FLD0  
Filter  
Clock  
Knee  
(Minutes) (Minutes)  
(kHz)  
(kHz)  
(kHz)  
8.73  
10.9  
13.1  
17.5  
4.36  
5.45  
6.55  
8.75  
2.18  
2.72  
3.27  
4.37  
1.08  
1.35  
1.63  
2.18  
8.0  
6.4  
5.3  
4.0  
4096  
4096  
4096  
4096  
0
0
1
1
0
1
0
1
3.4  
2.7  
2.3  
1.7  
Publication Release Date: October, 2003  
Revision 0.2  
- 49 -  
 复制成功!