欢迎访问ic37.com |
会员登录 免费注册
发布采购

I14306SI 参数 Datasheet PDF下载

I14306SI图片预览
型号: I14306SI
PDF下载: 下载PDF文件 查看货源
内容描述: [Speech Synthesizer With RCDG, 360s, CMOS, PDSO28, 0.300 INCH, PLASTIC, SOIC-28]
分类和应用: 蜂窝移动电话便携式设备光电二极管商用集成电路
文件页数/大小: 38 页 / 392 K
品牌: WINBOND [ WINBOND ]
 浏览型号I14306SI的Datasheet PDF文件第6页浏览型号I14306SI的Datasheet PDF文件第7页浏览型号I14306SI的Datasheet PDF文件第8页浏览型号I14306SI的Datasheet PDF文件第9页浏览型号I14306SI的Datasheet PDF文件第11页浏览型号I14306SI的Datasheet PDF文件第12页浏览型号I14306SI的Datasheet PDF文件第13页浏览型号I14306SI的Datasheet PDF文件第14页  
ISD4003 SERIES  
PIN NAME  
PIN NO.  
FUNCTION  
SOIC /  
TSOP  
PDIP  
XCLK  
26  
6
External Clock Input: The pin has an internal pull-down  
device. The ISD4003 series is configured at the factory with  
an internal sampling clock frequency centered to ±1  
percent of specification. The frequency is then maintained  
to a variation of ±2.25 percent over the entire commercial  
temperature and operating voltage ranges. The internal  
clock has a –6/+4 percent tolerance over the extended  
temperature, industrial temperature and voltage ranges. A  
regulated power supply is recommended for industrial  
temperature range parts. If greater precision is required,  
the device can be clocked through the XCLK pin as follows:  
Part Number  
ISD4003-04M  
ISD4003-05M  
ISD4003-06M  
ISD4003-08M  
Sample Rate  
Required Clock  
8.0 kHz  
1024 kHz  
6.4 kHz  
819.2 kHz  
682.7 kHz  
512 kHz  
5.3 kHz  
4.0 kHz  
These recommended clock rates should not be varied  
because the anti-aliasing and smoothing filters are fixed.  
Otherwise, aliasing problems can occur if the sample rate  
differs from the one recommended. The duty cycle on the  
input clock is not critical, as the clock is immediately  
divided by two. If the XCLK is not used, this input must  
be connected to ground.  
SCLK  
28  
8
Serial Clock: This is the input clock to the ISD4003 device.  
It is generated by the master device (typically  
microcontoller) and is used to synchronize the data transfer  
in and out of the device through the MOSI and MISO lines,  
respectively. Data is latched into the ISD4003 on the rising  
edge of SCLK and shifted out of the device on the falling  
edge of SCLK.  
- 10 -