欢迎访问ic37.com |
会员登录 免费注册
发布采购

78M6618-IMR 参数 Datasheet PDF下载

78M6618-IMR图片预览
型号: 78M6618-IMR
PDF下载: 下载PDF文件 查看货源
内容描述: 八通道功率和电能测量IC [Octal Power and Energy Measurement IC]
分类和应用:
文件页数/大小: 32 页 / 421 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号78M6618-IMR的Datasheet PDF文件第5页浏览型号78M6618-IMR的Datasheet PDF文件第6页浏览型号78M6618-IMR的Datasheet PDF文件第7页浏览型号78M6618-IMR的Datasheet PDF文件第8页浏览型号78M6618-IMR的Datasheet PDF文件第10页浏览型号78M6618-IMR的Datasheet PDF文件第11页浏览型号78M6618-IMR的Datasheet PDF文件第12页浏览型号78M6618-IMR的Datasheet PDF文件第13页  
DS_6618_005  
78M6618 Data Sheet  
1.6.1 SFR  
Several custom Special Function Registers (SFR) registers are implemented in the 78M6618’s 80515  
MPU. See the 78M6618 Programmer’s Reference Manual for more information regarding the mapping of  
functionality to specific SFR and IORAM addresses.  
1.7 XRAM  
The CE and MPU share a single, general purpose 4 KB RAM (also referred to as XRAM) for data. The  
XRAM is natively accessible as 32bit words from the CE and on 8 bit boundaries from the CPU. The  
XRAM is accessed by the CPU through addresses 0x0000 to 0x0FFF.  
1.8 IORAM  
The MPU accesses most of its external input and output functionality as well as programmable  
functionality through memory mapped IO (IORAM). The IORAM is accessed by the CPU as data  
addresses 0x2000 to 0x20FF. See the 78M6618 Programmer’s Reference Manual for more information  
regarding the mapping of functionality to specific IORAM addresses.  
1.9 FLASH  
The 78M6618 includes 128 KB of on-chip Flash memory. For read/write access from the CPU, the flash  
is broken into four 32 KB banks that are managed by SFR settings. For erasing of the flash memory from  
the CPU the flash is segmented into individual 1024-byte pages and also controlled by SFR settings. See  
the 78M6618 Programmer’s Reference Manual for more information regarding the use of flash and the  
mapping of functionality to specific SFR settings.  
1.9.1 Program Security  
The 78M6618 has functionality to guarantee the security of the user’s MPU and CE program code. When  
enabled, the security feature limits the ICE to global Flash erase operations only. All other ICE  
operations are blocked. Security is enabled by MPU code that is executed in a pre-boot interval before  
the primary boot sequence begins. Once security is enabled, the only way to disable it is to perform a  
global erase of the Flash, followed by a chip reset.  
1.10 Oscillator  
The 78M6618 oscillator drives a standard 32.768 kHz watch crystal. These crystals are accurate and do  
not require a high-current oscillator circuit. The 78M6618 oscillator has been designed specifically to  
handle these crystals and is compatible with their high impedance and limited power handling capability.  
The oscillator is powered directly and only from the VBAT pin, which therefore must be connected to a  
DC voltage source not to exceed 4 V. The oscillator requires approximately 100 nA, which is negligible  
compared to the internal leakage of a battery  
Since the oscillator is self-biasing, an external resistor must not be connected across the crystal.  
1.11 PLL and Internal Clock Generation  
Timing for the device is derived from the 32.768 kHz crystal oscillator output. The PLL and on-chip timing  
functions provide several clocks which include:  
The MPU clock (CKMPU)  
The emulator clock (2 x CKMPU)  
The clock for the CE (CKCE)  
The delta-sigma ADC and FIR clock(CKADC, CKFIR)  
These internal clocks can be adjusted for various programmable rates which affect device functionality.  
See the 78M6618 Programmer’s Reference Manual for more information regarding the programmability  
of the 78M6618 PLL and internal clock generation modules.  
Rev. 1.4  
9