欢迎访问ic37.com |
会员登录 免费注册
发布采购

70P2352-IGTR 参数 Datasheet PDF下载

70P2352-IGTR图片预览
型号: 70P2352-IGTR
PDF下载: 下载PDF文件 查看货源
内容描述: 双通道OC - 3 / STM1 - E / E4 LIU [Dual Channel OC-3/ STM1-E/ E4 LIU]
分类和应用:
文件页数/大小: 42 页 / 754 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号70P2352-IGTR的Datasheet PDF文件第2页浏览型号70P2352-IGTR的Datasheet PDF文件第3页浏览型号70P2352-IGTR的Datasheet PDF文件第4页浏览型号70P2352-IGTR的Datasheet PDF文件第5页浏览型号70P2352-IGTR的Datasheet PDF文件第7页浏览型号70P2352-IGTR的Datasheet PDF文件第8页浏览型号70P2352-IGTR的Datasheet PDF文件第9页浏览型号70P2352-IGTR的Datasheet PDF文件第10页  
78P2352  
Dual Channel  
OC-3/ STM1-E/ E4 LIU  
Reference  
Clock  
Plesiochronous Tx Serial Mode  
Figure 3 represents a common condition where a  
serial transmit clock is not available and/or the data  
is not source synchronous to the reference clock  
input. In this mode, the 78P2352 will recover a  
transmit clock from the serial plesiochronous data  
and bypass the internal FIFO and re-timing block.  
This mode is commonly used for mezzanine cards,  
modules, and any application where the reference  
clock cannot always be synchronous to the transmit  
source clock/data.  
CKREFP/N  
PIx[3:0]D  
PIxCK  
CMI  
CMI  
Coax  
Coax  
4-bit CMOS TTL  
34/39 MHz  
CMIxP/N  
RXxP/N  
XFMR  
XFMR  
Framer/  
Mapper  
TDK  
78P2352  
POx[3:0]D  
POxCK  
4-bit CMOS TTL  
34/39 MHz  
Figure 4: Slave Parallel Mode  
Reference  
Clock  
Reference  
Clock  
XO  
CKREFP/N  
PIx[3:0]D  
PTOxCK  
CMI  
CMI  
Coax  
Coax  
4-bit CMOS TTL  
34/39 MHz  
CMIxP/N  
RXxP/N  
XFMR  
XFMR  
CKREFP  
NRZ  
CMI  
CMI  
Coax  
Coax  
Framer/  
Mapper  
TDK  
78P2352  
CMIxP/N  
RXxP/N  
SIxDP/N  
XFMR  
XFMR  
POx[3:0]D  
POxCK  
4-bit CMOS TTL  
34/39 MHz  
Framer/  
Mapper  
TDK  
NRZ  
78P2352  
SOxCKP/N  
SOxDP/N  
140 / 155 MHz  
Figure 5: Master Parallel Mode  
Transmit FIFO Description  
Figure 3: Plesiochronous; data only  
(Tx CDR enabled, FIFO bypassed)  
Since the reference clock and transmit clock/data go  
through different delay paths, it is inevitable that the  
phase relationship between the two clocks can vary  
in a bounded manner due to the fact that the  
absolute delays in the two paths can vary over time.  
The transmit FIFO allows long-term clock phase drift  
between the Tx clock and system reference clock,  
not exceeding +/- 25.6ns, to be handled without  
transmit error. If the clock wander exceeds the  
specified limits, the FIFO will over or under flow, and  
the FERRx register signal will be asserted. This  
signal can be used to trigger an interrupt. This  
interrupt event is automatically cleared when a FIFO  
Reset (FRSTx) pulse is applied, and the FIFO is re-  
centered.  
Synchronous Parallel Modes  
In parallel modes, 4-bit CMOS data segments are  
input to the chip with a 34.816MHz (E4 ÷ 4) or  
38.88MHz (STM1 ÷ 4) synchronous clock. These  
inputs are re-timed in a 4x8 clock decoupling FIFO  
and then to a serializer for transmission. Because  
the data is passed through the FIFO and re-timed  
using a synthesized clock, the transmit nibble clock  
and data for both channels must be source  
synchronous to the provided reference clock.  
For maximum compatibility with legacy ASICs, the  
78P2352 can operate in both slave and master clock  
modes as shown in Figures 4 and 5 respectively.  
Notes:  
1) External remote loopbacks (i.e. loopback  
within framer) are not possible in  
synchronous operation (FIFO enabled)  
unless the data is re-justified to be  
synchronous to the system reference clock  
or the 78P2352 is configured for loop-timing.  
Note: A loop-timing mode is also available to  
allow external remote loopbacks (i.e. line  
loopback in framer). In this mode, the FIFO is  
still enabled, but the transmit data will be re-  
timed using the recovered receive clock  
2) Most E4 applications will not allow the use of  
the dual channel 78P2352 as each channel  
is asynchronous to each other. Teridian  
recommends using the single channel  
78P2351 if one cannot control the E4 timing  
reference for each channel.  
3) During IC power-up or transmit power-up,  
the clocks going to the FIFO may not be  
stable and cause the FIFO to overflow or  
underflow. As such, the FIFO should be  
manually reset using FRST anytime the  
transmitter is powered-up.  
HW Control Pins  
SDI_PAR CKMODE  
SW Control Bits  
Parallel  
Mode  
PAR  
PMODE  
Slave  
High  
High  
Low  
1
0
Slave +  
Float  
1
0
*Loop-timing  
Master  
High  
High  
1
1
*To enable Loop-timing in software mode set  
SMOD[1:0]=11  
Page: 6 of 42  
2006 Teridian Semiconductor Corporation  
Rev. 2.4