SL2309
Pin Configuration
16-Pin SOIC and TSSOP
Pin Description
Pin
Number
Pin Name
Pin Type
Pin Description
1
CLKIN
Input
Reference Frequency Clock Input. Weak pull-down (250kȍ).
2
3
CLKA1
CLKA2
VDD
Output
Output
Power
Power
Output
Output
Input
Buffered Clock Output, Bank A. Weak pull-down (250kȍ).
Buffered Clock Output, Bank A. Weak pull-down (250kȍ).
3.3V Power Supply.
4
5
GND
Power Ground.
6
CLKB1
CLKB2
S2
Buffered Clock Output, Bank B. Weak pull-down (250kȍ).
Buffered Clock Output, Bank B. Weak pull-down (250kȍ).
Select Input, select pin S2. Weak pull-up (250kȍ).
Select Input, select pin S1. Weak pull-up (250kȍ).
Buffered Clock Output, Bank B. Weak pull-down (250kȍ).
Buffered Clock Output, Bank B. Weak pull-down (250kȍ).
Power Ground.
7
8
9
S1
Input
10
11
12
13
14
15
16
CLKB3
CLKB4
GND
Output
Output
Power
Power
Output
Output
Output
VDD
3.3V Power Supply.
CLKA3
CLKA4
CLKOUT
Buffered Clock Output, Bank A. Weak pull-down (250kȍ).
Buffered Clock Output, Bank A. Weak pull-down (250kȍ).
Buffered Clock Output, PLL Internal Feedback Output. Weak pull-down (250kȍ).
Rev 1.1, May 29, 2007
Page 2 of 12