欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY2SSTV855ZIT 参数 Datasheet PDF下载

CY2SSTV855ZIT图片预览
型号: CY2SSTV855ZIT
PDF下载: 下载PDF文件 查看货源
内容描述: 差分时钟缓冲器/驱动器 [Differential Clock Buffer/Driver]
分类和应用: 驱动器时钟
文件页数/大小: 6 页 / 93 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY2SSTV855ZIT的Datasheet PDF文件第1页浏览型号CY2SSTV855ZIT的Datasheet PDF文件第3页浏览型号CY2SSTV855ZIT的Datasheet PDF文件第4页浏览型号CY2SSTV855ZIT的Datasheet PDF文件第5页浏览型号CY2SSTV855ZIT的Datasheet PDF文件第6页  
CY2SSTV855  
Pin Definition[1, 2]  
Pin  
Name  
I/O  
Description  
6
CLKINT  
CLKINC  
FBINC  
I
I
I
True Clock Input. Low Voltage Differential True Clock Input.  
7
Complementary Clock Input. Low Voltage Differential Complementary Clock Input.  
22  
Feedback Complementary Clock Input. Differential Input Connect to FBOUTC for  
accessing the PLL.  
23  
FBINT  
I
Feedback True Clock Input. Differential Input Connect to FBOUTT for accessing the  
PLL.  
3,12,17,26  
2,13,16,27  
19  
YT(0:3)  
YC(0:3)  
FBOUTT  
O
O
O
True Clock Outputs. Differential Outputs.  
Complementary Clock Outputs. Differential Outputs.  
Feedback True Clock Output. Differential Outputs. Connect to FBINT for normal  
operation. A bypass delay capacitor at this output will control Input Reference/Output  
Clocks phase relationships.  
20  
24  
FBOUTC  
O
I
Feedback Complementary Clock Output. Differential Outputs. Connect to FBINC for  
normal operation. A bypass delay capacitor at this output will control Input  
Reference/Output Clocks phase relationships.  
PWRDWN  
Control input to turn device in the power-down mode.  
2.5V Power Supply for Output Clock Buffers.2.5V Nominal.  
2.5V Power Supply for PLL. 2.5V Nominal.  
Ground  
4,8,11,18,21,25 VDDQ  
9
AVDD  
GND  
1,5,14,15,28  
10  
AGND  
Analog Ground. 2.5V Analog Ground.  
connecting the feedback output to the feedback input the  
propagation delay through the device is eliminated. The PLL  
Zero-delay Buffer  
When used as a zero-delay buffer the CY2SSTV855 will likely  
be in a nested clock tree application. For these applications  
the CY2SSTV855 offers a differential clock input pair as a PLL  
reference. The CY2SSTV855 then can lock onto the reference  
and translate with near zero delay to low-skew outputs. For  
normal operation, the external feedback differential input,  
FBINT/C, is connected to the feedback output, FBOUTT/C. By  
works to align the output edge with the input reference edge  
thus producing a near zero delay. The reference frequency  
affects the static phase offset of the PLL and thus the relative  
delay between the inputs and outputs.  
When AVDD is strapped LOW, the PLL is turned off and  
bypassed for test purposes.  
Function Table  
Inputs  
Outputs  
AVDD  
GND  
GND  
2.5V  
2.5V  
2.5V  
PWRDWN  
CLKINT  
CLKINC  
YT(0:3)  
YC(0:3)  
FBOUTT  
FBOUTC  
PLL  
H
H
H
H
H
X
L
L
H
H
L
L
H
H
L
BYPASSED/OFF  
H
L
BYPASSED/OFF  
L
H
H
L
L
H
L
H
On  
On  
Off  
H
L
H
L
< 20 MHz  
< 20 MHz  
Hi-Z  
Hi-Z  
Hi-Z  
Hi-Z  
Notes:  
1. PU = internal pull-up.  
2. A bypass capacitor (0.1PF) should be placed as close as possible to each positive power pin (< 0.2”). If these bypass capacitors are not close to the pins their  
high frequency filtering characteristic will be cancelled by the lead inductance of the traces.  
Rev 1.0,November 21, 2006  
Page 2 of 6