欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28410ZXC 参数 Datasheet PDF下载

CY28410ZXC图片预览
型号: CY28410ZXC
PDF下载: 下载PDF文件 查看货源
内容描述: 时钟发生器为英特尔的Grantsdale芯片组 [Clock Generator for Intel Grantsdale Chipset]
分类和应用: 晶体时钟发生器外围集成电路光电二极管
文件页数/大小: 17 页 / 220 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28410ZXC的Datasheet PDF文件第1页浏览型号CY28410ZXC的Datasheet PDF文件第2页浏览型号CY28410ZXC的Datasheet PDF文件第3页浏览型号CY28410ZXC的Datasheet PDF文件第4页浏览型号CY28410ZXC的Datasheet PDF文件第6页浏览型号CY28410ZXC的Datasheet PDF文件第7页浏览型号CY28410ZXC的Datasheet PDF文件第8页浏览型号CY28410ZXC的Datasheet PDF文件第9页  
CY28410  
Byte 1: Control Register 1  
Bit  
@Pup  
Name  
Description  
7
1
PCIF0  
PCIF0 Output Enable  
0 = Disabled, 1 = Enabled  
6
5
4
1
1
1
DOT_96T/C  
USB_48  
REF  
DOT_96 MHz Output Enable  
0 = Disable (Hi-Z), 1 = Enabled  
USB_48 MHz Output Enable  
0 = Disabled, 1 = Enabled  
REF Output Enable  
0 = Disabled, 1 = Enabled  
3
2
0
1
Reserved  
Reserved  
CPU[T/C]1  
CPU[T/C]1 Output Enable  
0 = Disable (Hi-Z), 1 = Enabled  
1
0
1
0
CPU[T/C]0  
CPU[T/C]0 Output Enable  
0 = Disable (Hi-Z), 1 = Enabled  
CPUT/C  
SRCT/C  
PCIF  
Spread Spectrum Enable  
0 = Spread off, 1 = Spread on  
PCI  
Byte 2: Control Register 2  
Bit  
@Pup  
Name  
Description  
7
1
PCI5  
PCI5 Output Enable  
0 = Disabled, 1 = Enabled  
6
5
4
3
2
1
0
1
1
1
1
1
1
1
PCI4  
PCI3  
PCI2  
PCI1  
PCI0  
PCIF2  
PCIF1  
PCI4 Output Enable  
0 = Disabled, 1 = Enabled  
PCI3 Output Enable  
0 = Disabled, 1 = Enabled  
PCI2 Output Enable  
0 = Disabled, 1 = Enabled  
PCI1 Output Enable  
0 = Disabled, 1 = Enabled  
PCI0 Output Enable  
0 = Disabled, 1 = Enabled  
PCIF2 Output Enable  
0 = Disabled, 1 = Enabled  
PCIF1 Output Enable  
0 = Disabled, 1 = Enabled  
Byte 3: Control Register 3  
Bit  
@Pup  
Name  
Description  
7
0
SRC7  
Allow control of SRC[T/C]7 with assertion of SW PCI_STP#  
0 = Free running, 1 = Stopped with SW PCI_STP#  
6
5
4
3
2
0
0
0
0
0
SRC6  
SRC5  
SRC4  
SRC3  
SRC2  
Allow control of SRC[T/C]6 with assertion of SW PCI_STP#  
0 = Free running, 1 = Stopped with SW PCI_STP#  
Allow control of SRC[T/C]5 with assertion of SW PCI_STP#  
0 = Free running, 1 = Stopped with SW PCI_STP#  
Allow control of SRC[T/C]4 with assertion of SW PCI_STP#  
0 = Free running, 1 = Stopped with SW PCI_STP#  
Allow control of SRC[T/C]3 with assertion of SW PCI_STP#  
0 = Free running, 1 = Stopped with SW PCI_STP#  
Allow control of SRC[T/C]2 with assertion of SW PCI_STP#  
0 = Free running, 1 = Stopped with SW PCI_STP#  
Rev 1.0,November 21, 2006  
Page 5 of 17