欢迎访问ic37.com |
会员登录 免费注册
发布采购

FM25L16-GTR 参数 Datasheet PDF下载

FM25L16-GTR图片预览
型号: FM25L16-GTR
PDF下载: 下载PDF文件 查看货源
内容描述: [Memory Circuit, 2KX8, CMOS, PDSO8, GREEN, MS-012AA, SOIC-8]
分类和应用: 存储
文件页数/大小: 14 页 / 146 K
品牌: RAMTRON [ RAMTRON INTERNATIONAL CORPORATION ]
 浏览型号FM25L16-GTR的Datasheet PDF文件第2页浏览型号FM25L16-GTR的Datasheet PDF文件第3页浏览型号FM25L16-GTR的Datasheet PDF文件第4页浏览型号FM25L16-GTR的Datasheet PDF文件第5页浏览型号FM25L16-GTR的Datasheet PDF文件第7页浏览型号FM25L16-GTR的Datasheet PDF文件第8页浏览型号FM25L16-GTR的Datasheet PDF文件第9页浏览型号FM25L16-GTR的Datasheet PDF文件第10页  
FM25L16  
RDSR - Read Status Register  
WRSR – Write Status Register  
The RDSR command allows the bus master to verify  
the contents of the Status Register. Reading Status  
provides information about the current state of the  
write protection features. Following the RDSR op-  
code, the FM25L16 will return one byte with the  
contents of the Status Register. The Status Register is  
described in detail in a later section.  
The WRSR command allows the user to select  
certain write protection features by writing a byte to  
the Status Register. Prior to issuing a WRSR  
command, the /WP pin must be high or inactive.  
Note that on the FM25L16, /WP only prevents  
writing to the Status Register, not the memory array.  
Prior to sending the WRSR command, the user must  
send a WREN command to enable writes. Note that  
executing a WRSR command is a write operation  
and therefore clears the Write Enable Latch. The bus  
configuration of RDSR and WRSR are shown  
below.  
Figure 7. RDSR Bus Configuration  
Figure 8. WRSR Bus Configuration  
features. They are nonvolatile (shaded yellow). The  
Status Register & Write Protection  
WEL flag indicates the state of the Write Enable  
Latch. Attempting to directly write the WEL bit in  
the status register has no effect on its state. This bit  
is internally set and cleared via the WREN and  
WRDI commands, respectively.  
The write protection features of the FM25L16 are  
multi-tiered. First, a WREN op-code must be issued  
prior to any write operation. Assuming that writes are  
enabled using WREN, writes to memory are  
controlled by the Status Register. As described  
above, writes to the status register are performed  
using the WRSR command and subject to the /WP  
pin. The Status Register is organized as follows.  
BP1 and BP0 are memory block write protection  
bits. They specify portions of memory that are write  
protected as shown in the following table.  
Table 2. Status Register  
Table 3. Block Memory Write Protection  
Bit  
7
6
5
4
0
3
2
1
0
0
BP1  
BP0 Protected Address Range  
Name WPEN  
0
0
BP1  
BP0  
WEL  
0
0
1
1
0
1
0
1
None  
600h to 7FFh (upper ¼)  
400h to 7FFh (upper ½)  
000h to 7FFh (all)  
Bits 0 and 4-6 are fixed at 0 and cannot be modified.  
Note that bit 0 (Ready in EEPROMs) is unnecessary  
as the FRAM writes in real-time and is never busy.  
The WPEN, BP1 and BP0 control write protection  
Rev. 3.0  
Aug. 2006  
Page 6 of 14