FM24W256 - 256Kb Wide Voltage I2C F-RAM
Address
Latch
4,096 x 64
FRAM Array
Counter
8
SDA
SCL
Serial to Parallel
Converter
Data Latch
WP
Control Logic
A0-A2
Figure 1. Block Diagram
Pin Description
Pin Name
Type
Pin Description
A0-A2
Input
Device Select Address 0-2: These pins are used to select one of up to 8 devices of
the same type on the same two-wire bus. To select the device, the address value on
the three pins must match the corresponding bits contained in the slave address. The
address pins are pulled down internally.
SDA
I/O
Serial Data/Address: This is a bi-directional pin for the two-wire interface. It is
open-drain and is intended to be wire-OR’d with other devices on the two-wire bus.
The input buffer incorporates a Schmitt trigger for noise immunity and the output
driver includes slope control for falling edges. A pull-up resistor is required.
Serial Clock: The serial clock pin for the two-wire interface. Data is clocked out of
the part on the falling edge, and into the device on the rising edge. The SCL input
also incorporates a Schmitt trigger input for noise immunity.
Write Protect: When tied to VDD, addresses in the entire memory map will be write-
protected. When WP is connected to ground, all addresses may be written. This pin
is pulled down internally.
SCL
WP
Input
Input
VDD
VSS
Supply
Supply
Supply Voltage: 2.7V to 5.5V
Ground
Rev. 1.3
July 2011
Page 2 of 14