欢迎访问ic37.com |
会员登录 免费注册
发布采购

1203P60 参数 Datasheet PDF下载

1203P60图片预览
型号: 1203P60
PDF下载: 下载PDF文件 查看货源
内容描述: PWM电流模式控制器的通用离线用品配备备用和短路 [PWM Current-Mode Controller for Universal Off-Line Supplies Featuring Standby and Short Circuit]
分类和应用: 控制器
文件页数/大小: 14 页 / 148 K
品牌: ONSEMI [ ONSEMI ]
 浏览型号1203P60的Datasheet PDF文件第5页浏览型号1203P60的Datasheet PDF文件第6页浏览型号1203P60的Datasheet PDF文件第7页浏览型号1203P60的Datasheet PDF文件第8页浏览型号1203P60的Datasheet PDF文件第10页浏览型号1203P60的Datasheet PDF文件第11页浏览型号1203P60的Datasheet PDF文件第12页浏览型号1203P60的Datasheet PDF文件第13页  
NCP1203  
12.8 V  
7.8 V  
V
CC  
4.9 V  
DRIVING PULSES  
Figure 15. Typical Waveforms in Short Circuit Conditions  
Calculating the VCC Capacitor  
The theoretical power transfer is therefore:  
The V capacitor can be calculated knowing the IC  
CC  
1
2
2
· Lp · Ip · Fsw + 3.8 W  
consumption as soon as V reaches 12.8 V. Suppose that a  
CC  
NCP1203P60 is used and drives a MOSFET with a 30 nC  
total gate charge (Qg). The total average current is thus made  
of ICC1 (700 mA) plus the driver current, Fsw x Qg or  
1.8 mA. The total current is therefore 2.5 mA. The DV  
available to fully startup the circuit (e.g. never reach the  
7.8 V UVLO during power on) is 12.8–7.8 = 5 V. We have  
a capacitor who then needs to supply the NCP1203 with  
2.5 mA during a given time until the auxiliary supply takes  
over. Suppose that this time was measured at around 15 ms.  
Dt · i  
If this IC enters skip cycle mode with a bunch length of  
10 ms over a recurrent period of 100 ms, then the total power  
transfer is:  
.
3.8 . 0.1 + 380 mW  
To better understand how this skip cycle mode takes place,  
a look at the operation mode versus the FB level  
immediately gives the necessary insight:  
FB  
4.2 V, FB Pin Open  
3.2 V, Upper  
CV  
is calculated using the equation  
or  
CC  
C +  
DV  
Dynamic Range  
C w 7.5 mF. Select a 22 mF/16 V and this will fit.  
NORMAL CURRENT  
MODE OPERATION  
Skipping Cycle Mode  
The NCP1203 automatically skips switching cycles when  
the output power demand drops below a given level. This is  
accomplished by monitoring the FB pin. In normal  
operation, pin 2 imposes a peak current accordingly to the  
load value. If the load demand decreases, the internal loop  
asks for less peak current. When this setpoint reaches a  
determined level (Vpin 1), the IC prevents the current from  
decreasing further down and starts to blank the output  
pulses: the IC enters the so−called skip cycle mode, also  
named controlled burst operation. The power transfer now  
depends upon the width of the pulse bunches (Figure 17).  
Suppose we have the following component values:  
1 V  
SKIP CYCLE OPERATION  
I
= 333 mV/R  
SENSE  
P(min)  
Figure 16.  
When FB is above the skip cycle threshold (1.0 V by  
default), the peak current cannot exceed 1.0 V/Rsense.  
When the IC enters the skip cycle mode, the peak current  
cannot go below Vpin1/3.3/Rsense. The user still has the  
flexibility to alter this 1.0 V by either shunting pin 1 to  
ground through a resistor or raising it through a resistor up  
to the desired level. Grounding pin 1 permanently  
invalidates the skip cycle operation. However, given the  
extremely low standby power the controller can reach, the  
PWM in no−load conditions can quickly enter the minimum  
Lp, primary inductance = 350 mH  
Fsw , switching frequency = 61 kHz  
Ip skip = 600 mA (or 333 mV/Rsense)  
t
on  
and still transfer too much power. An instability can take  
place. We recommend in that case to leave a little bit of skip  
level to always allow 0% duty cycle.  
http://onsemi.com  
9