欢迎访问ic37.com |
会员登录 免费注册
发布采购

ML9262 参数 Datasheet PDF下载

ML9262图片预览
型号: ML9262
PDF下载: 下载PDF文件 查看货源
内容描述: 60位真空荧光显示管网/阳极驱动器 [60-Bit Vacuum Fluorescent Display Tube Grid/Anode Driver]
分类和应用: 驱动器
文件页数/大小: 17 页 / 161 K
品牌: OKI [ OKI ELECTRONIC COMPONETS ]
 浏览型号ML9262的Datasheet PDF文件第2页浏览型号ML9262的Datasheet PDF文件第3页浏览型号ML9262的Datasheet PDF文件第4页浏览型号ML9262的Datasheet PDF文件第5页浏览型号ML9262的Datasheet PDF文件第7页浏览型号ML9262的Datasheet PDF文件第8页浏览型号ML9262的Datasheet PDF文件第9页浏览型号ML9262的Datasheet PDF文件第10页  
¡ Semiconductor
ML9261/62
PIN DESCRIPTION
Symbol
CLK
Type
I
Description
Shift register clock input pin.
Shift register reads data from DIN while the CLK pin is low and the data in the shift register
is shifted from one stage to the next stage at the rising edge of the clock.
Serial data input pin of the shift register.
Display data (positive logic) is input in the DIN pin in synchronization with clock.
Serial data output pin of the shift register.
Data is output from the DOUT pin in synchronization with the CLK signal.
Latch strobe input pin.
The contents of the parallel outputs (PO1 to PO60) of the shift register are read at the rising
edge of LS (edge-triggered). When the CLK rises while LS is high, the parallel outputs
(PO1 to PO60) and latch outputs (O1 to O60) go low.
Clear input pin with a built-in pull-down resistor.
The
CL
pin is normally set high.
If the
CL
pin is high and the CHG pin is low, the driver outputs (HV01 to HV60) are in phase
with the corresponding register outputs (O1 to O60).
If the
CL
pin is high and the CHG pin is high, the driver outputs (HV01 to HV60) are high
irrespective of the states of the register outputs.
If the
CL
pin is set low, the driver outputs are driven low irrespective of the states of the
CHG pin and register outputs.
This allows display blanking to be set.
Input for testing (with a pull-down resistor).
The
CL
pin is normally set low.
If the CHG pin is low and the
CL
pin is high, the driver outputs (HV01 to HV60) are in phase
with the corresponding register outputs (O1 to O60).
If the CHG pin is low and the
CL
pin is low, the driver outputs (HV01 to HV60) are low
irrespective of the states of the register outputs.
If the CHG pin is set high, the driver outputs are driven high irrespective of the states of the
register outputs.
This provides the easy testing of all lights after final assembly.
High voltage driver outputs for driving VFD tube.
If the
CL
pin is high and the CHG pin is low, the driver outputs are in phase with the
corresponding register outputs (O1 to O60).
The direct connection to the grid or anode of a VFD tube eliminates pull-down resistors.
Power supply pin for driver circuits of VFD tube
Power supply pin for logic
GND pin for driver circuits of a VFD tube.
Since the D-GND is not be connected to L-GND, connect this pin to the external L-GND.
GND pin for the logic circuits.
Since the L-GND pin is not be connected to D-GND, connect this pin to the external D-GND.
DIN
DOUT
I
O
LS
I
CL
I
CHG
I
VHO1-60
O
V
DISP
V
DD
D-GND
L-GND
6/16