欢迎访问ic37.com |
会员登录 免费注册
发布采购

ML9044-XXBCVWA 参数 Datasheet PDF下载

ML9044-XXBCVWA图片预览
型号: ML9044-XXBCVWA
PDF下载: 下载PDF文件 查看货源
内容描述: [Dot Matrix LCD Driver, 17 X 120 Dots, CMOS, 10.62 X 2.55 MM, GOLD BUMP, DIE-175]
分类和应用: 时钟驱动外围集成电路
文件页数/大小: 60 页 / 575 K
品牌: OKI [ OKI ELECTRONIC COMPONETS ]
 浏览型号ML9044-XXBCVWA的Datasheet PDF文件第2页浏览型号ML9044-XXBCVWA的Datasheet PDF文件第3页浏览型号ML9044-XXBCVWA的Datasheet PDF文件第4页浏览型号ML9044-XXBCVWA的Datasheet PDF文件第5页浏览型号ML9044-XXBCVWA的Datasheet PDF文件第7页浏览型号ML9044-XXBCVWA的Datasheet PDF文件第8页浏览型号ML9044-XXBCVWA的Datasheet PDF文件第9页浏览型号ML9044-XXBCVWA的Datasheet PDF文件第10页  
PEDL9044-03
1
Semiconductor
ML9044-xxA/xxB
Symbol
T
1
, T
2
, T
3
V
DD
GND
P/S
Description
The input pins for test circuits (normally open). Each of these pins is equipped with a
pull-down resistor, so this pin should be left open.
The power supply pin.
The ground level input pin.
The input pin to select the parallel or serial interface.
“L” selects the parallel interface.
“H” selects the serial interface.
The pin to enable this IC in the serial l/F mode.
“L” enables this IC.
“H” disables this IC.
This pin should be open in the parallel l/F mode.
The pin to input shift clock in the serial l/F mode.
Data inputting to the SI pin is carried out synchronizing with the rising edge of this
clock signal.
Data outputting from the SO pin is carried out synchronizing with the falling edge of
this clock signal.
This pin should be open in the parallel l/F mode.
The pin to input DATA in the serial l/F mode.
Data inputting to this pin is carried out synchronizing with the rising edge of the
SHT
signal.
This pin should be open in the parallel l/F mode.
The pin to output DATA in the serial l/F mode.
Data inputting to this pin is carried out synchronizing with the falling edge of the
SHT
signal.
This pin should be open in the parallel l/F mode.
CS
SHT
Sl
SO
6/60