欢迎访问ic37.com |
会员登录 免费注册
发布采购

ML7005MB 参数 Datasheet PDF下载

ML7005MB图片预览
型号: ML7005MB
PDF下载: 下载PDF文件 查看货源
内容描述: DTMF收发器 [DTMF Transceiver]
分类和应用: 电信集成电路电信信令电路电信电路光电二极管
文件页数/大小: 25 页 / 200 K
品牌: OKI [ OKI ELECTRONIC COMPONETS ]
 浏览型号ML7005MB的Datasheet PDF文件第1页浏览型号ML7005MB的Datasheet PDF文件第2页浏览型号ML7005MB的Datasheet PDF文件第3页浏览型号ML7005MB的Datasheet PDF文件第4页浏览型号ML7005MB的Datasheet PDF文件第6页浏览型号ML7005MB的Datasheet PDF文件第7页浏览型号ML7005MB的Datasheet PDF文件第8页浏览型号ML7005MB的Datasheet PDF文件第9页  
¡ Semiconductor
ML7005
Pin
14
Symbol
READ
Type
I
Description
Input pin for processor interface.
When PTYPE is "1" (Intel processor mode) :
This pin is the read control input pin. When this pin is set to "0", data in the
specified register is output to the bus lines (D3 to D0). At that time,
CS
must be "0".
See the figure 4 for processor interface timing.
When PTYPE is "0" (Motorola processor mode) :
This pin is the clock input pin (equivalent to SCLK of the MSM7524).
When in Write mode, data in D3 to D0 is written to the specified register at the
falling edge of the
READ
signal.
When in Read mode, data in the specified register is output to D3 to D0 when the
READ
signal is "1", and D3 to D0 is opened when the
READ
signal is "0".
The
READ
signal is not necessarily a periodical signal.
See the figure 5 for processor interface timing.
Chip select input pin for processor interface.
When the
CS
signal is "0", read and write operations are possible.
When the
CS
signal is "1", read and write operations are impossible.
Input pin for processor interface.
When PTYPE is "1" (Intel processor mode) :
This pin is the address latch enable input pin.
The register address data in D1 to D0 is latched at the falling edge of ALE.
When PTYPE is "0" (Motorola processor mode) :
This pin is the address data input pin (equivalent to AD0 of the MSM7524).
When this pin is "1", data can be written to the control register (CR) and data can
be read from the status register (STR).
When this pin is "0", data can be written to the DTMF transmit register (DTMFT)
and data can be read from the DTMF receive register (DTMFR).
Input pin for processor interface.
When PTYPE is "1" (Intel processor mode) :
This pin is the Write control input.
Data in the data bus lines (D3 to D0) is written to the specified register. At that time,
CS
must be "0".
When PTYPE is "0" (Motorola processor mode) :
This is the signal input pin for controlling the Read and Write modes
(equivalent to R/W of the MSM7524).
When this pin is "1", the LSI enters the Read mode. When this pin is "0", the LSI
enters the Write mode.
4-bit data bus I/O pins for processor interface.
When PTYPE is "1" (Intel processor mode), D1 and D0 are also used for addressing.
Digital output pin for CPT detector.
When a 400 Hz signal is input to the CPDIP and CPDIM pins, this pin is "1".
When the DOEN register is "0", this pin is fixed at "0".
Ground pin.
Analog output pin for DTMF signal generator.
The tone amplitude is approximately - 9.0 dBm for a low group and approximately
- 7.0 dBm for a high group. The transmit signal level can be changed by using the
DTAI and DTAO pins. See the figure 11 for adjusting the transmit signal level.
Control the ON/OFF of signal transmission by using MFC of the control register.
15
CS
I
16
ALE
I
17
WR
I
18 - 21 D3 - D0
22
CPDO
I/O
O
23
24
GND
DTGO
O
5/24