DATASHEET
3.3 VOLT ZERO DELAY LOW SKEW BUFFER
ICS2309
Description
Features
The ICS2309 is a low phase noise, high-speed PLL
based, low-skew zero delay buffer. Based on ICS’
proprietary low jitter Phase Locked Loop (PLL)
techniques, the device provides nine low skew outputs
at speeds up to 133 MHz at 3.3 V. The outputs can be
generated from the PLL (for zero delay), or directly from
the input (for testing), and can be set to tri-state mode
or to stop at a low level. The PLL feedback is on-chip
and is obtained from the CLKOUT pad.
• Clock outputs from 10 to 133 MHz
• Zero input-output delay
• Nine low skew (<250 ps) outputs
• Device-to-device skew <700 ps
• Full CMOS outputs with 12 mA output drive
capability at TTL levels
• 5 V tolerant CLKIN
• Tri-state mode for board-level testing
• Advanced, low power, sub-micron CMOS process
• Operating voltage of 3.3 V
The ICS2309 is available in two different versions. The
ICS2309-1 is the base part. The ICS2309-1H is a high
drive version with faster rise and fall times.
• Industrial temperature range available
• Packaged in 16-pin SOIC and TSSOP (-1H version
only)
• RoHS 5 (green) or RoHS 6 (green and lead free)
complaint packaging
Block Diagram
VDD
2
PLL
0
1
CLKIN
CLKOUT
CLKA1
CLKA2
CLKA3
CLKA4
Control
Logic
2
S2, S1
CLKB1
CLKB2
CLKB3
CLKB4
2
GND
IDT™ / ICS™ 3.3 VOLT ZERO DELAY LOW SKEW BUFFER
1
ICS2309
REV F 041906