欢迎访问ic37.com |
会员登录 免费注册
发布采购

1894KI-32LFT 参数 Datasheet PDF下载

1894KI-32LFT图片预览
型号: 1894KI-32LFT
PDF下载: 下载PDF文件 查看货源
内容描述: 10BASE -T / 100BASE - TX集成了RMII接口PHYCEIVER [10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE]
分类和应用: 网络接口电信集成电路电信电路
文件页数/大小: 50 页 / 306 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1894KI-32LFT的Datasheet PDF文件第2页浏览型号1894KI-32LFT的Datasheet PDF文件第3页浏览型号1894KI-32LFT的Datasheet PDF文件第4页浏览型号1894KI-32LFT的Datasheet PDF文件第5页浏览型号1894KI-32LFT的Datasheet PDF文件第6页浏览型号1894KI-32LFT的Datasheet PDF文件第7页浏览型号1894KI-32LFT的Datasheet PDF文件第8页浏览型号1894KI-32LFT的Datasheet PDF文件第9页  
DATASHEET  
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE  
ICS1894-32  
Description  
Features  
The ICS1894-32 is a low-power, physical-layer device  
(PHY) that supports the ISO/IEC 10Base-T and  
100Base-TX Carrier-Sense Multiple Access/Collision  
Detection (CSMA/CD) Ethernet standards, ISO/IEC  
8802.3. It is intended for RMII/MII Node applications and  
includes the Auto-MDIX feature that automatically corrects  
crossover errors in plant wiring.  
Supports category 5 cables and above with attenuation in  
excess of 24dB at 100 MHz.  
Single-chip, fully integrated PHY provides PCS, PMA,  
PMD, and AUTONEG sub layers functions of IEEE  
standard.  
10Base-T and 100Base-TX ISO/IEC 8802.3 compliant  
MIIM (MDC/MDIO) management bus for PHY register  
The ICS1894-32 incorporates Digital-Signal Processing  
(DSP) control in its Physical-Medium Dependent (PMD)  
sub-layer. As a result, it can transmit and receive data on  
unshielded twisted-pair (UTP) category 5 cables with  
attenuation in excess of 24 dB at 100MHz.  
configuration  
RMII interface support with external 50 MHz system clock  
Single 3.3V power supply  
Highly configurable, supports:  
The ICS1894-32 provides a Serial-Management Interface  
for exchanging command and status information with a  
Station-Management (STA) entity. The ICS1894-32  
Media-Dependent Interface (MDI) can be configured to  
provide full-duplex operation at data rates of 10 Mb/s or  
100Mb/s.  
– Media Independent Interface (MII)  
– Auto-Negotiation with Parallel detection  
– Node applications, managed or unmanaged  
– 10M or 100M full duplex modes  
– Loopback mode for Diagnostic Functions  
Auto-MDI/MDIX crossover correction  
Low-power CMOS (typically 300 mW)  
Power-Down mode (typically 21mW)  
Clock and crystal supported in MII mode  
Programmable LEDs  
In addition, the ICS1894-32 includes a programmable LED  
and interrupt output function. The LED outputs can be  
configured through registers to indicate the occurance of  
certain events such as LINK, COLLISION, ACTIVITY, etc.  
The purpose of the programmable interrupt output is to  
notify the PHY controller device immediately when a certain  
event happens instead of having the PHY controller  
continuously poll the PHY. The events that could be used to  
generate interrupts are: receiver error, Jabber, page  
received, parallel detect fault, link partner acknowledge, link  
status change, auto-negotiation complete, remote fault,  
collision, etc.  
Interrupt output pin  
Fully integrated, DSP-based PMD includes:  
– Adaptive equalization and baseline-wander  
correction  
The ICS1894-32 has deep power modes that can result in  
significant power savings when the link is broken.  
Transmit wave shaping and stream cipher  
scrambler  
– MLT-3 encoder and NRZ/NRZI encoder  
Core power supply (3.3 V)  
Applications: NIC cards, PC motherboards, switches,  
routers, DSL and cable modems, game machines, printers,  
network connected appliances, and industrial equipment.  
3.3 V/1.8 V VDDIO operation supported  
Smart power control with deep power down feature  
Available in 32-pin (5mm x 5mm) QFN package, Pb-free  
Available in Industrial Temp and Lead Free  
IDT® 10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE  
1
ICS1894-32  
REV K 060110