欢迎访问ic37.com |
会员登录 免费注册
发布采购

IBM041811QLAB-5 参数 Datasheet PDF下载

IBM041811QLAB-5图片预览
型号: IBM041811QLAB-5
PDF下载: 下载PDF文件 查看货源
内容描述: [Standard SRAM, 64KX18, 2.5ns, CMOS, PBGA119, BGA-119]
分类和应用: 静态存储器内存集成电路
文件页数/大小: 21 页 / 301 K
品牌: IBM [ IBM ]
 浏览型号IBM041811QLAB-5的Datasheet PDF文件第2页浏览型号IBM041811QLAB-5的Datasheet PDF文件第3页浏览型号IBM041811QLAB-5的Datasheet PDF文件第4页浏览型号IBM041811QLAB-5的Datasheet PDF文件第5页浏览型号IBM041811QLAB-5的Datasheet PDF文件第6页浏览型号IBM041811QLAB-5的Datasheet PDF文件第7页浏览型号IBM041811QLAB-5的Datasheet PDF文件第8页浏览型号IBM041811QLAB-5的Datasheet PDF文件第9页  
.
IBM043611QLAB  
IBM041811QLAB  
Preliminary  
Features  
32K X 36 & 64K X 18 SRAM  
• Common I/O  
• 32K x 36 or 64K x 18 Organizations  
• 0.5 Micron CMOS Technology  
• Asynchronous Output Enable and Power Down  
Inputs  
• Synchronous Pipeline Mode Of Operation with  
Self-Timed Late Write  
• Boundary Scan using limited set of JTAG 1149.1  
functions  
• Single Differential GTL/HSTL Clock  
• Single +3.3V Power Supply and Ground  
• GTL/HSTL Input and Output levels  
• Byte Write Capability & Global Write Enable  
• 7 X 17 Bump Ball Grid Array Package with  
SRAM JEDEC Standard Pinout and Boundary  
SCAN Order  
• Registered Addresses, Write Enables, Synchro-  
nous Select and Data Ins.  
• Programmable Impedance Output Drivers  
• Registered Outputs  
Description  
The IBM043611QLA and IBM041811QLA 1Mb  
SRAMS are Synchronous Pipeline Mode, high per-  
formance CMOS Static Random Access Memories  
that are versatile, wide I/O, and achieves 5 nsec  
cycle times. Differential K clocks are used to initiate  
the read/write operation and all internal operations  
are self-timed. At the rising edge of the K Clock, all  
Addresses, Write-Enables, Sync Select and Data  
Ins are registered internally. Data Outs are updated  
from output registers off the next rising edge of the K  
clock. An internal Write buffer allows write data to  
follow one cycle after addresses and controls. The  
chip is operated with a single +3.3V power supply  
and is compatible with GTL/HSTL I/O interfaces.  
©IBM Corporation, 1996. All rights reserved.  
Use is further subject to the provisions at the end of this document.  
03H9040  
SA14-4659-04  
Revised 7/96  
Page 1 of 21