欢迎访问ic37.com |
会员登录 免费注册
发布采购

MP7542TD 参数 Datasheet PDF下载

MP7542TD图片预览
型号: MP7542TD
PDF下载: 下载PDF文件 查看货源
内容描述: 5 V CMOS 4位输入, 12位数字 - 模拟转换器 [5 V CMOS 4-Bit Input, 12-Bit Digital-to-Analog Converter]
分类和应用: 转换器
文件页数/大小: 12 页 / 111 K
品牌: EXAR [ EXAR CORPORATION ]
 浏览型号MP7542TD的Datasheet PDF文件第2页浏览型号MP7542TD的Datasheet PDF文件第3页浏览型号MP7542TD的Datasheet PDF文件第4页浏览型号MP7542TD的Datasheet PDF文件第5页浏览型号MP7542TD的Datasheet PDF文件第7页浏览型号MP7542TD的Datasheet PDF文件第8页浏览型号MP7542TD的Datasheet PDF文件第9页浏览型号MP7542TD的Datasheet PDF文件第10页  
MP7542  
APPLICATION NOTES  
Refer to Section 8 for Applications Information  
ing the MP7542 in a unipolar mode a CLEAR sets the DAC out-  
put to zero scale output. In the bipolar mode a CLEAR causes  
Interface Logic Information  
The MP7542 is designed to interface as a memory-mapped  
output device.  
the DAC output to go to –VREF  
.
In summary:  
A typical system configuration is shown below. CS is the de-  
coded device address, and is derived by decoding the 14 higher  
order address bits. A0 and A1 are the MP7542 operation ad-  
dress bits, and are decoded internally in the MP7542 to point to  
the desired loading operation (i.e. load high byte, middle byte,  
low byte or DAC register). See Table 1.  
1. The MP7542 DAC register can be asynchronously  
cleared with the CLR input.  
2. Each MP7542 requires only 4 bits of memory.  
3. Any of the four basic loading operations (i.e. load low  
byte data register, middle byte data register, high byte  
data register or 12-bit DAC register) are accomplished  
by executing a memory WRITE operation to the applica-  
ble address location for the required DAC operation.  
All data loading operations are identical to the write cycle of a  
RAM.  
Additionally, the CLR input allows the MP7542 DAC register  
to be cleared asynchronously to 0000 0000 0000. When operat-  
ADDR  
(8)  
A2 - 15  
ADDRESS BUS (16)  
ADDRESS (16)  
A0-15  
A0  
A1  
Address  
Decode  
DECODED A2 - 15  
USED AS  
CHIP SELECT  
ALE  
WR  
8212  
8085  
or comparable  
DATA (8)  
ADDR/DATA  
(8) AD0-7  
DATA  
AD0 AD1 AD2 AD3  
A0 A1  
WR CS  
DB3  
DB2  
DB1  
DB0  
+5 V  
MP7542  
CLR  
FROM SYSTEM RESET  
Figure 2. 8085/MP7542 Interface (Memory Mapped Output)  
Rev. 2.00  
6