欢迎访问ic37.com |
会员登录 免费注册
发布采购

PBL3775N 参数 Datasheet PDF下载

PBL3775N图片预览
型号: PBL3775N
PDF下载: 下载PDF文件 查看货源
内容描述: 双步进电机驱动器 [Dual Stepper Motor Driver]
分类和应用: 驱动器电机
文件页数/大小: 8 页 / 165 K
品牌: ERICSSON [ ERICSSON ]
 浏览型号PBL3775N的Datasheet PDF文件第1页浏览型号PBL3775N的Datasheet PDF文件第2页浏览型号PBL3775N的Datasheet PDF文件第3页浏览型号PBL3775N的Datasheet PDF文件第4页浏览型号PBL3775N的Datasheet PDF文件第5页浏览型号PBL3775N的Datasheet PDF文件第7页浏览型号PBL3775N的Datasheet PDF文件第8页  
PBL 3775/1  
Choose the blanking pulse time to be  
longer than the duration of the switching  
transients by selecting a proper CT value.  
The time is calculated as:  
tb = 210 • CT [s]  
As the CT value may vary from approxi-  
mately 2 200 pF to 33 000 pF, a  
Switching frequency  
VR (Reference) inputs  
The frequency of the clock oscillator is  
set by the timing components RT and CT  
at the RC-pin. As CT sets the digital filter  
blanking time, the clock oscillator  
frequency is adjusted by RT. The value  
of RT is limited to 2 - 20 kohm. The  
frequency is approximately calculated  
The Vref inputs of the PBL 3775/1 have  
a voltage divider with a ratio of 1 to 10  
to reduce the external reference voltage  
to an adequate level. The divider  
consists of closely matched resistors.  
Nominal input reference voltage is 5 V.  
blanking time ranging from 0.5 µs to 7 µs  
is possible. Nominal value is 4 700 pF,  
which gives a blanking time of 1.0 µs.  
As the filtering action introduces a  
small delay, the peak value across the  
sensing resistor, and hence the peak  
motor current, will reach a slightly higher  
level than what is defined by the  
reference voltage. The filtering delay  
also limits the minimum possible output  
current. As the output will be on for a  
short time each cycle, equal to the digital  
filtering blanking time plus additional  
internal delays, an amount of current will  
flow through the winding. Typically this  
current is 1-10 % of the maximum output  
current set by RS.  
When optimizing low current perfor-  
mance, the filtering may be done by  
adding an external low pass filter in  
series with the comparator C input. In  
this case the digital blanking time should  
be as short as possible. The  
recommended filter component values  
are 10 kohm and 820 pF. Lowering the  
switching frequency also helps reducing  
the minimum output current.  
Interference  
as:  
Due to the switching operation of  
fs = 1 / ( 0.77 • RT • CT)  
PBL 3775/1, noise and transients are  
generated and might be coupled into  
adjacent circuitry. To reduce potential  
interference there are a few basic rules  
Nominal component values of 12 kohm  
and 4 700 pF results in a clock  
frequency of 23.0 kHz. A lower  
frequency will result in higher current  
ripple, but may improve low level  
linearity. A higher clock frequency  
reduces current ripple, but increases the  
switching losses in the IC and possibly  
the iron losses in the motor.  
to follow:  
• Use separate ground leads for power  
ground (the ground connection of RS),  
the ground leads of PBL 3775/1, and  
the ground of external analog and  
digital circuitry. The grounds should  
be connected together close to the  
GND pins of PBL 3775/1.  
• Decouple the supply voltages close to  
the PBL 3775/1 circuit. Use a ceramic  
capacitor in parallel with an electrolytic  
type for both VCC and VMM. Route the  
power supply lines close together.  
• Do not place sensitive circuits close to  
the driver. Avoid physical current  
loops, and place the driver close to  
both the motor and the power supply  
connector. The motor leads could  
preferably be twisted or shielded.  
Phase inputs  
A logic HIGH on a Phase input gives a  
current flowing from pin MA into pin MB.  
A logic LOW gives a current flow in the  
opposite direction. A time delay prevents  
cross conduction in the H-bridge when  
changing the Phase input.  
Dis (Disable) inputs  
A logic HIGH on the Dis inputs will turn  
off all four transistors of the output H-  
bridge, which results in a rapidly  
decreasing output current to zero.  
To create an absolute zero current,  
the Dis input should be HIGH.  
Motor selection  
The PBL 3775/1 is designed for two-  
phase bipolar stepper motors, i.e.  
motors that have only one winding per  
phase.  
VCC (+5 V)  
V
MM  
+
+
The chopping principle of the PBL  
3775/1 is based on a constant  
frequency and a varying duty cycle.  
This scheme imposes certain  
restrictions on motor selection. Uns-  
table chopping can occur if the  
chopping duty cycle exceeds approxi-  
mately 50 %. See figure 3 for  
definitions. To avoid this, it is necessary  
to choose a motor with a low winding  
resistance and inductance, i.e. windings  
with a few turns.  
It is not possible to use a motor that  
is rated for the same voltage as the  
actual supply voltage. Only rated  
current needs to be considered. Typical  
motors to be used together with the  
PBL 3775/1 have a voltage rating of 1  
to 6 V, while the supply voltage usually  
ranges from 12 to 40 V.  
4 x  
10 k  
4.7 µF  
0.1 µF  
0.1 µF  
10 µF  
16  
12  
4
19  
V
CC  
6
V
V
V
MM2  
DIR  
3
Direction  
Step  
CC  
MM1  
M
M
M
4
9
10  
7
A1  
Phase  
P
1
7
A1  
STEP  
Dis  
V
1
PBD  
3517/1  
1
10  
11  
8
B1  
A2  
B2  
Half/Full  
Step  
HSM  
INH  
R1  
PBL 3775/1  
20  
2
14  
13  
16  
P
Phase  
2
B1  
Ø
B
Ø
Dis  
2
9
A
22  
M
GND  
3
V
R2  
GND  
C
E
C
E
2
RC  
11  
STEPPER  
MOTOR  
2
1
1
2
15  
21  
5, 6,  
17, 18  
8
12 kΩ  
Pin numbers refer  
to DIL package.  
4 700 pF  
R
R
S
S
1.0 Ω  
1.0 Ω  
GND (VCC  
)
GND (V  
)
MM  
Figure 7. Half stepping system where PBD 3517/1 is used as controller circuit in order  
to generate the necessary sequence to the PBL 3775/1.  
6