欢迎访问ic37.com |
会员登录 免费注册
发布采购

PBL3766QN 参数 Datasheet PDF下载

PBL3766QN图片预览
型号: PBL3766QN
PDF下载: 下载PDF文件 查看货源
内容描述: 用户线接口电路 [Subscriber Line Interface Circuit]
分类和应用: 模拟传输接口电池电信集成电路电信电路
文件页数/大小: 18 页 / 148 K
品牌: ERICSSON [ ERICSSON ]
 浏览型号PBL3766QN的Datasheet PDF文件第5页浏览型号PBL3766QN的Datasheet PDF文件第6页浏览型号PBL3766QN的Datasheet PDF文件第7页浏览型号PBL3766QN的Datasheet PDF文件第8页浏览型号PBL3766QN的Datasheet PDF文件第10页浏览型号PBL3766QN的Datasheet PDF文件第11页浏览型号PBL3766QN的Datasheet PDF文件第12页浏览型号PBL3766QN的Datasheet PDF文件第13页  
PBL 3766  
PLCC  
DIP  
Symbol  
Description  
11  
8
DET  
Detector output. Inputs C1 and C2 select one of the two detectors to be connected to the DET output. A  
logic low level at the enabled (refer to E0) DET output indicates a triggered detector condition. The DET  
output is open collector with internal pull-up resistor (approximately 15 kohms) to VCC.  
12  
13  
9
10  
C2  
C1  
C1 and C2 are TTL compatible inputs controlling the SLIC operating states. Refer to section  
Control inputs for details.  
14  
11  
RDC  
Dc loop feed is programmed by one resistor connected from this pin to the receive summing node (RSN)  
A decoupling capacitor, CDC, connected from RDC to GND removes noise and other ac signals from the  
battery feed control loop.  
15  
16  
-
NC  
No internal connection. Note 1.  
12  
RSN  
Receive summing node. 1000 times the current (dc and ac) flowing into this pin equals the metallic  
(transversal) current flowing from RINGX to TIPX. Programming networks for constant dc loop current,  
two-wire impedance and receive gain connect to the receive summing node.  
17  
18  
19  
-
VBAT  
VEE  
VTX  
Refer to PLCC, terminal 6 description.  
-5V power supply.  
13  
14  
Transmit vf output. The ac voltage difference between TIPX and RINGX, the ac metallic voltage, is  
reproduced as an unbalanced GND referenced signal at VTX with a gain of one. The two-wire termina-  
ting impedance programming network connects between VTX and RSN.  
20  
21  
22  
15  
16  
19  
HPT  
HPR  
RD  
Tip side of ac/dc separation capacitor CHP. Other end of CHP connects to pin, HPR.  
Ring side of ac/dc separation capacitor CHP. Other end of CHP capacitor connects to pin, HPT.  
Loop current detector programming resistor RD connects from RD to VEE. An optional filter capacitor CD  
may be connected between terminal RD and ground. With the RD pin left open, the loop current detect  
threshold is internally set to 8.0 mA. Refer to section Loop monitoring functions for additional information.  
23  
20  
DT  
DT is the non-inverting ring trip comparator input. The inverting comparator input is internally connected  
to VEE. With DT more negative than the inverting input, the detector output, DET, is at logic level low,  
indicating off-hook condition. The ring trip network connects to the DT input.  
24  
25  
26  
-
-
-
VBAT  
NC  
Refer to PLCC, terminal 6 description.  
No internal connection. Note 1.  
TIPXSense TIPXSense is internally connected to TIPX. TIPXSense is used during manufacturing, but requires no  
connection in SLIC applications, i.e. leave open.  
27  
28  
21  
22  
TIPX  
RINGX  
The TIPX and RINGX pins connect to the tip and ring leads of the two-wire interface via overvoltage  
protection components and ring relay (and optional test relays).  
Notes  
1. Terminals marked NC are not internally connected to the chip. These terminals may be connected to ground for shielding.  
4-9