欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM42BM1684RTC-5F 参数 Datasheet PDF下载

EM42BM1684RTC-5F图片预览
型号: EM42BM1684RTC-5F
PDF下载: 下载PDF文件 查看货源
内容描述: VDD / VDDQ = 2.5V时为± 0.2V [VDD/VDDQ= 2.5V ± 0.2V]
分类和应用:
文件页数/大小: 23 页 / 474 K
品牌: EOREX [ EOREX CORPORATION ]
 浏览型号EM42BM1684RTC-5F的Datasheet PDF文件第1页浏览型号EM42BM1684RTC-5F的Datasheet PDF文件第2页浏览型号EM42BM1684RTC-5F的Datasheet PDF文件第3页浏览型号EM42BM1684RTC-5F的Datasheet PDF文件第4页浏览型号EM42BM1684RTC-5F的Datasheet PDF文件第6页浏览型号EM42BM1684RTC-5F的Datasheet PDF文件第7页浏览型号EM42BM1684RTC-5F的Datasheet PDF文件第8页浏览型号EM42BM1684RTC-5F的Datasheet PDF文件第9页  
EM42BM1684RTC  
Pin Description (Simplified)  
Pin  
Name  
Function  
(System Clock) Clock input active on the Positive rising edge  
except for DQ and DM are active on both edge of the DQS. CLK  
and /CLK are differential clock inputs.  
45,46  
CLK,/CLK  
(Chip Select) /CS enables the command decoder when”L” and  
disable the command decoder when “H”. The new commands are  
over- Looked when the command decoder is disabled but previous  
operation will still continue.  
24  
/CS  
(Clock Enable) Activates the CLK when “H” and deactivates when  
“L”. When deactivate the clock, CKE low signifies the power down  
or self refresh mode.  
44  
CKE  
(Address) Row address (A0 to A12) and Column address (CA0 to  
CA9) are multiplexed on the same pin. CA10 defines auto  
precharge at Column address.  
28~32,35~42  
A0~A12  
(Bank Address) Selects which bank is to be active.  
26, 27  
23  
BA0, BA1  
/RAS  
(Row Address Strobe) Latches Row Addresses on the positive  
rising edge of the CLK with /RAS “L”. Enables row access &  
pre-charge.  
(Column Address Strobe) Latches Column Addresses on the  
positive rising edge of the CLK with /CAS low. Enables column  
access.  
22  
/CAS  
(Write Enable) Latches Column Addresses on the positive rising  
edge of the CLK with /CAS low. Enables column access.  
21  
/WE  
(Data Input/Output) Data Inputs and Outputs are synchronized  
with both edges of DQS.  
16/51  
LDQS/UDQS  
(Data Input/Output Mask) DM controls data inputs. LDM  
corresponds to the data on DQ0~DQ7.UDM corresponds to the  
data on DQ8~DQ15.  
20/47  
LDM/UDM  
2, 4, 5, 7, 8, 10,  
11, 13, 54, 56, 57,  
59, 60, 62, 63, 65  
(Data Input/Output) Data inputs and outputs are multiplexed on  
the same pin.  
DQ0~DQ15  
1,18,33/ 34,48,66  
(Power Supply/Ground) VDD and VSS are power supply pins for  
internal circuits.  
VDD/VSS  
VDDQ/VSSQ  
NC/RFU  
VREF  
3, 9, 15, 55.61/ 6,  
12, 52, 58,64  
(Power Supply/Ground) VDDQ and VSSQ are power supply pins for  
the output buffers.  
14,17,19,25,43,  
50,53  
(No Connection/Reserved for Future Use) This pin is  
recommended to be left No Connection on the device.  
(Input) SSTL-2 Reference voltage for input buffer.  
49  
Apr. 2012  
5/23  
www.eorex.com