欢迎访问ic37.com |
会员登录 免费注册
发布采购

EN2360QI-E 参数 Datasheet PDF下载

EN2360QI-E图片预览
型号: EN2360QI-E
PDF下载: 下载PDF文件 查看货源
内容描述: 6A电压模式同步降压PWM DC -DC转换器集成电感器 [6A Voltage Mode Synchronous Buck PWM DC-DC Converter with Integrated Inductor]
分类和应用: 转换器电感器
文件页数/大小: 24 页 / 1531 K
品牌: ENPIRION [ ENPIRION, INC. ]
 浏览型号EN2360QI-E的Datasheet PDF文件第1页浏览型号EN2360QI-E的Datasheet PDF文件第2页浏览型号EN2360QI-E的Datasheet PDF文件第4页浏览型号EN2360QI-E的Datasheet PDF文件第5页浏览型号EN2360QI-E的Datasheet PDF文件第6页浏览型号EN2360QI-E的Datasheet PDF文件第7页浏览型号EN2360QI-E的Datasheet PDF文件第8页浏览型号EN2360QI-E的Datasheet PDF文件第9页  
EN2360QI  
PIN  
NAME I/O  
FUNCTION  
Regulated converter output. Connect these pins to the load and place output capacitor  
between these pins and PGND pins 29-31.  
16-24  
VOUT  
O
NO CONNECT – These pins are internally connected to the common switching node of the  
NC(SW) NC internal MOSFETs. They are not to be electrically connected to any external signal, ground,  
or voltage. Failure to follow this guideline may result in damage to the device.  
27-28,  
61-63  
Input/Output power ground. Connect these pins to the ground electrode of the input and  
29-34  
35-41  
PGND  
PVIN  
G
P
output filter capacitors. See VOUT and PVIN pin descriptions for more details.  
Input power supply. Connect to input power supply. Decouple with input capacitor to  
PGND pins 32-34.  
Internal 3.3V linear regulator output. Connect this pin to AVIN (Pin 51) for applications  
where operation from a single input voltage (PVIN) is required. If AVINO is being used,  
place a 1µF, X5R, capacitor between AVINO and AGND as close as possible to AVINO.  
42  
AVINO  
O
43  
44  
PG  
BTMP  
I/O Place a 47nF, X5R, capacitor between this pin and BTMP.  
I/O See pin 43 description.  
Internal regulated voltage used for the internal control circuitry. Place a 0.22µF, X5R,  
capacitor between this pin and BGND.  
See pin 45 description.  
Digital Input. This pin accepts either an input clock to phase lock the internal switching  
frequency or a S_OUT signal from another EN2360QI. Leave this pin floating if not used.  
Digital Output. PWM signal is output on this pin. Leave this pin floating if not used.  
Power OK is an open drain transistor (pulled up to AVIN or similar voltage) used for power  
system state indication. POK is logic high when VOUT is within -10% of VOUT nominal.  
Leave this pin floating if not used.  
45  
46  
47  
48  
VDDB  
BGND  
S_IN  
O
G
I
S_OUT  
O
49  
POK  
O
Input Enable. Applying a logic high to this pin enables the output and initiates a soft-start.  
Applying a logic Low disables the output. Do not leave floating.  
3.3V Input power supply for the controller. Place a 0.1µF, X5R, capacitor between AVIN  
and AGND.  
Analog Ground. This is the ground return for the controller. All AGND pins need to be  
connected to a quiet ground.  
50  
51  
ENABLE  
AVIN  
I
P
G
52, 53  
AGND  
External Feedback Input. The feedback loop is closed through this pin. A voltage divider at  
54  
55  
56  
VFB  
EAIN  
SS  
I/O VOUT is used to set the output voltage. The mid-point of the divider is connected to VFB. A  
phase lead capacitor from this pin to VOUT is also required to stabilize the loop.  
Optional Error Amplifier Input. Allows for customization of the control loop for performance  
optimization. Leave this pin floating if not used.  
O
Soft-start node. The soft-start capacitor is connected between this pin and AGND. The  
I/O value of this capacitor determines the startup time. See Soft-Start Operation in the  
Functional Description section for details.  
Programmable over-current protection. Placement of a resistor on this pin will adjust the  
over-current protection threshold. See Table 2 for the recommended RCLX Value to set  
OCP at the nominal value specified in the Electrical Characteristics table. No current limit  
protection when this pin is left floating.  
57  
58  
RCLX  
FADJ  
I/O  
Adding a resistor (RFS) to this pin will adjust the switching frequency of the EN2360QI. See  
I/O Table 1 for suggested resistor values on RFS for various PVIN/VOUT combinations to  
maximize efficiency. Do not leave this pin floating.  
60  
69  
CGND  
PGND  
Test pin. For Enpirion Internal Use Only. Connect to GND plane at all times.  
Not a perimeter pin. Device thermal pad to be connected to the system GND plane for heat-  
sinking purposes.  
©Enpirion 2012 all rights reserved, E&OE  
Enpirion Confidential  
www.enpirion.com, Page 3  
07514  
September 17, 2012  
Rev: A