欢迎访问ic37.com |
会员登录 免费注册
发布采购

EBJ41HE4BAFA-DJ-E 参数 Datasheet PDF下载

EBJ41HE4BAFA-DJ-E图片预览
型号: EBJ41HE4BAFA-DJ-E
PDF下载: 下载PDF文件 查看货源
内容描述: 注册4GB DDR3 SDRAM DIMM [4GB Registered DDR3 SDRAM DIMM]
分类和应用: 存储内存集成电路动态存储器双倍数据速率时钟
文件页数/大小: 21 页 / 203 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EBJ41HE4BAFA-DJ-E的Datasheet PDF文件第2页浏览型号EBJ41HE4BAFA-DJ-E的Datasheet PDF文件第3页浏览型号EBJ41HE4BAFA-DJ-E的Datasheet PDF文件第4页浏览型号EBJ41HE4BAFA-DJ-E的Datasheet PDF文件第5页浏览型号EBJ41HE4BAFA-DJ-E的Datasheet PDF文件第7页浏览型号EBJ41HE4BAFA-DJ-E的Datasheet PDF文件第8页浏览型号EBJ41HE4BAFA-DJ-E的Datasheet PDF文件第9页浏览型号EBJ41HE4BAFA-DJ-E的Datasheet PDF文件第10页  
EBJ41HE4BAFA  
Serial PD Matrix  
Hex  
Byte No. Function described  
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 value Comments  
Number of serial PD bytes written/SPD  
device size/CRC coverage  
0
1
0
0
1
0
0
1
0
92H  
10H  
176/256/0-116  
Revision 1.0  
1
SPD revision  
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
0
1
1
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
1
0
1
1
0
0
1
1
0
0
0
1
1
0
0
0
0
1
0
1
0
2
Key byte/DRAM device type  
Key byte/module type  
0BH DDR3 SDRAM  
3
01H  
02H  
12H  
00H  
08H  
Registered  
4
SDRAM density and banks  
SDRAM addressing  
1G bits, 8 banks  
14 rows, 11 columns  
1.5V  
5
6
Module nominal voltage, VDD  
Module organization  
7
2 ranks/×4 bits  
8
Module memory bus width  
Fine timebase (FTB) dividend/divisor  
Medium timebase (MTB) dividend  
Medium timebase (MTB) divisor  
0BH 72 bits / ECC  
9
52H  
01H  
08H  
5 / 2  
1
10  
11  
8
SDRAM minimum cycle time  
12  
(tCK (min.))  
-DJ  
0
0
0
0
1
1
0
0
0CH 1.5ns  
-AE  
0
0
0
0
0
0
0
0
0
0
1
0
1
0
0
1
1
0
1
0
0
1
0
0
0FH  
14H  
00H  
1.875ns  
-8C  
2.5ns  
13  
14  
Reserved  
SDRAM /CAS latencies supported, LSB  
-DJ  
0
0
1
1
1
1
0
0
3CH CL = 6, 7, 8, 9  
1CH CL = 6, 7, 8  
-AE  
0
0
0
0
0
0
0
0
0
1
0
0
1
0
0
1
1
0
0
0
0
0
0
0
-8C  
04H  
00H  
CL = 6  
15  
16  
SDRAM /CAS latencies supported, MSB  
SDRAM minimum /CAS latencies time  
(tAA (min.))  
-DJ, -AE  
0
1
1
0
1
0
0
1
69H  
13.125ns  
-8C  
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
78H  
78H  
15ns  
15ns  
17  
18  
SDRAM write recovery time (tWR)  
SDRAM minimum /RAS to /CAS delay  
(tRCD)  
-DJ, -AE  
0
0
0
1
1
0
1
1
1
0
1
1
1
1
0
0
0
0
0
0
0
1
0
0
69H  
78H  
30H  
13.125ns  
15ns  
-8C  
SDRAM minimum row active to row active  
delay (tRRD)  
-DJ  
19  
20  
6ns  
-AE  
-8C  
0
0
0
1
1
0
1
1
1
0
1
0
0
0
0
0
3CH 7.5ns  
50H  
69H  
78H  
10ns  
SDRAM minimum row precharge time  
(tRP)  
-DJ, -AE  
0
0
1
1
1
1
0
1
1
1
0
0
0
0
1
0
13.125ns  
15ns  
-8C  
Data Sheet E1256E40 (Ver. 4.0)  
6