欢迎访问ic37.com |
会员登录 免费注册
发布采购

EBE52UC8AAFV-BE-E 参数 Datasheet PDF下载

EBE52UC8AAFV-BE-E图片预览
型号: EBE52UC8AAFV-BE-E
PDF下载: 下载PDF文件 查看货源
内容描述: 512MB无缓冲DDR2 SDRAM DIMM HYPER ™ [512MB Unbuffered DDR2 SDRAM HYPER DIMM™]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 22 页 / 194 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EBE52UC8AAFV-BE-E的Datasheet PDF文件第2页浏览型号EBE52UC8AAFV-BE-E的Datasheet PDF文件第3页浏览型号EBE52UC8AAFV-BE-E的Datasheet PDF文件第4页浏览型号EBE52UC8AAFV-BE-E的Datasheet PDF文件第5页浏览型号EBE52UC8AAFV-BE-E的Datasheet PDF文件第6页浏览型号EBE52UC8AAFV-BE-E的Datasheet PDF文件第7页浏览型号EBE52UC8AAFV-BE-E的Datasheet PDF文件第8页浏览型号EBE52UC8AAFV-BE-E的Datasheet PDF文件第9页  
PRELIMINARY DATA SHEET
512MB Unbuffered DDR2 SDRAM
HYPER DIMM
EBE52UC8AAFV
(64M words
×
64 bits, 2 Ranks)
Description
The EBE52UC8AAFV is 64M words
×
64 bits, 2 ranks
DDR2 SDRAM unbuffered module, mounting 16 pieces
of 256M bits DDR2 SDRAM sealed in FBGA package.
Read and write operations are performed at the cross
points of the CK and the /CK. This high-speed data
transfer is realized by the 4 bits prefetch-pipelined
architecture. Data strobe (DQS and /DQS) both for
read and write are available for high speed and reliable
data bus design. By setting extended mode register,
the on-chip Delay Locked Loop (DLL) can be set
enable or disable. This module provides high density
mounting without utilizing surface mount technology.
Decoupling capacitors are mounted beside each FBGA
on the module board.
Note: Do not push the components or drop the
modules in order to avoid mechanical defects,
which may result in electrical defects.
Features
240-pin socket type dual in line memory module
(DIMM)
PCB height: 30.0mm
Lead pitch: 1.0mm
Lead-free
1.8V power supply
Data rate: 700Mbps/667Mbps/600Mbps (max.)
1.8V (SSTL_18 compatible) I/O
Double-data-rate architecture: two data transfers per
clock cycle
Bi-directional, differential data strobe (DQS and
/DQS) is transmitted/received with data, to be used in
capturing data at the receiver
DQS is edge aligned with data for READs: center-
aligned with data for WRITEs
Differential clock inputs (CK and /CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge: data
and data mask referenced to both edges of DQS
Four internal banks for concurrent operation
(Component)
Data mask (DM) for write data
Burst lengths: 4, 8
/CAS Latency (CL): 3, 4, 5
Auto precharge operation for each burst access
Auto refresh and self refresh modes
7.8µs average periodic refresh interval
Posted CAS by programmable additive latency for
better command and data bus efficiency
Off-Chip-Driver Impedance Adjustment and On-Die-
Termination for better signal quality
/DQS can be disabled for single-ended Data Strobe
operation
EO
Document No. E0526E12 (Ver. 1.2)
Date Published February 2006 (K) Japan
Printed in Japan
URL: http://www.elpida.com
L
This product became EOL in April, 2005.
Elpida
Memory, Inc. 2004-2006
od
Pr
uc
t