欢迎访问ic37.com |
会员登录 免费注册
发布采购

EBE51AD8AGFA-6E-E 参数 Datasheet PDF下载

EBE51AD8AGFA-6E-E图片预览
型号: EBE51AD8AGFA-6E-E
PDF下载: 下载PDF文件 查看货源
内容描述: 注册512MB DDR2 SDRAM DIMM [512MB Registered DDR2 SDRAM DIMM]
分类和应用: 存储内存集成电路动态存储器双倍数据速率时钟
文件页数/大小: 23 页 / 201 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EBE51AD8AGFA-6E-E的Datasheet PDF文件第5页浏览型号EBE51AD8AGFA-6E-E的Datasheet PDF文件第6页浏览型号EBE51AD8AGFA-6E-E的Datasheet PDF文件第7页浏览型号EBE51AD8AGFA-6E-E的Datasheet PDF文件第8页浏览型号EBE51AD8AGFA-6E-E的Datasheet PDF文件第10页浏览型号EBE51AD8AGFA-6E-E的Datasheet PDF文件第11页浏览型号EBE51AD8AGFA-6E-E的Datasheet PDF文件第12页浏览型号EBE51AD8AGFA-6E-E的Datasheet PDF文件第13页  
EBE51AD8AGFA  
Differential Clock Net Wiring (CK0, /CK0)  
0ns (nominal)  
SDRAM  
PLL  
OUT1  
120Ω  
120Ω  
CK0  
IN  
Register 1  
/CK0  
OUT'N'  
120Ω  
Feedback in  
Feedback out  
C
C
120Ω  
Notes: 1. The clock delay from the input of the PLL clock to the input of any SDRAM or register willl  
be set to 0ns (nominal).  
2. Input, output and feedback clock lines are terminated from line to line as shown, and not  
from line to ground.  
3. Only one PLL output is shown per output type. Any additional PLL outputs will be wired  
in a similar manner.  
4. Termination resistors for the PLL feedback path clocks are located as close to the  
input pin of the PLL as possible.  
Preliminary Data Sheet E0864E11 (Ver. 1.1)  
9