EBE21UE8AEFB
Byte No. Function described
Maximum data access time (tAC)
from clock at CL = X − 2
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Hex value Comments
26
0
1
0
1
0
0
0
0
50H
0.5ns*1
-8G (CL = 4)
-6E (CL = 3)
0
0
1
0
1
1
0
1
0
1
0
1
0
0
0
0
60H
3CH
0.6ns*1
15ns
27
28
29
30
31
Minimum row precharge time (tRP)
Minimum row active to row active
delay (tRRD)
0
0
0
0
0
0
1
1
0
1
1
0
0
1
1
1
0
1
1
1
0
1
0
0
0
0
0
1
1
1EH
3CH
2DH
01H
7.5ns
Minimum /RAS to /CAS delay (tRCD) 0
15ns
Minimum active to precharge time
(tRAS)
0
45ns
Module rank density
0
0
0
0
0
0
1G bytes
Address and command setup time
before clock (tIS)
-8G
32
0
0
0
0
0
0
1
1
1
0
1
0
0
0
0
0
0
0
0
0
1
0
1
1
1
1
0
0
1
0
1
0
1
1
1
17H
20H
25H
27H
05H
0.17ns*1
0.20ns*1
0.25ns*1
0.27ns*1
0.05ns*1
-6E
Address and command hold time
after clock (tIH)
-8G
33
-6E
Data input setup time before clock
(tDS)
-8G
34
35
-6E
0
0
0
0
0
0
1
1
0
0
0
0
0
1
0
0
10H
12H
0.10ns*1
0.12ns*1
Data input hold time after clock (tDH)
-8G
-6E
0
0
0
0
0
1
1
1
0
1
1
1
1
0
1
0
17H
3CH
0.17ns*1
15ns*1
36
37
Write recovery time (tWR)
Internal write to read command delay
(tWTR)
0
0
0
0
0
0
0
0
0
1
1
0
1
1
0
1
1
0
1
1
0
0
0
0
1EH
1EH
00H
7.5ns*1
7.5ns*1
TBD
Internal read to precharge command
delay (tRTP)
38
39
Memory analysis probe
characteristics
40
41
Extension of Byte 41 and 42
Active command period (tRC)
0
0
0
0
0
1
0
1
0
1
1
1
1
0
0
0
06H
3CH
60ns*1
Auto refresh to active/
Auto refresh command cycle (tRFC)
42
43
44
0
1
0
0
0
1
0
0
0
0
1
0
0
0
0
1
0
1
1
1
1
0
0
1
1
1
0
1
0
1
1
0
0
0
1
1
0
0
0
0
7FH
80H
14H
18H
1EH
127.5ns*1
8ns*1
SDRAM tCK cycle max. (tCK max.)
Dout to DQS skew
-8G
0.20ns*1
0.24ns*1
0.30ns*1
-6E
Data hold skew (tQHS)
-8G
45
46
-6E
0
0
0
0
1
0
0
0
0
0
0
0
1
0
0
0
22H
00H
0.34ns*1
PLL relock time
Undefined
Preliminary Data Sheet E1401E10 (Ver. 1.0)
6