欢迎访问ic37.com |
会员登录 免费注册
发布采购

EBE11ED8AGWA 参数 Datasheet PDF下载

EBE11ED8AGWA图片预览
型号: EBE11ED8AGWA
PDF下载: 下载PDF文件 查看货源
内容描述: 1GB无缓冲DDR2 SDRAM DIMM [1GB Unbuffered DDR2 SDRAM DIMM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 25 页 / 211 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EBE11ED8AGWA的Datasheet PDF文件第1页浏览型号EBE11ED8AGWA的Datasheet PDF文件第2页浏览型号EBE11ED8AGWA的Datasheet PDF文件第3页浏览型号EBE11ED8AGWA的Datasheet PDF文件第4页浏览型号EBE11ED8AGWA的Datasheet PDF文件第6页浏览型号EBE11ED8AGWA的Datasheet PDF文件第7页浏览型号EBE11ED8AGWA的Datasheet PDF文件第8页浏览型号EBE11ED8AGWA的Datasheet PDF文件第9页  
EBE11ED8AGWA  
Serial PD Matrix  
Byte No. Function described  
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Hex value Comments  
Number of bytes utilized by module  
manufacturer  
0
1
1
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
80H  
08H  
128 bytes  
256 bytes  
Total number of bytes in serial PD  
device  
2
3
4
5
6
7
Memory type  
0
0
0
0
0
0
0
0
0
1
1
0
0
0
0
1
0
0
0
0
0
0
0
0
1
1
1
0
1
0
0
1
0
0
0
0
0
1
1
0
0
0
0
0
0
1
0
0
08H  
0EH  
0AH  
61H  
48H  
00H  
DDR2 SDRAM  
Number of row address  
Number of column address  
Number of DIMM ranks  
Module data width  
14  
10  
2
72  
0
Module data width continuation  
Voltage interface level of this  
assembly  
8
9
0
0
0
0
0
1
0
1
05H  
SSTL 1.8V  
DDR SDRAM cycle time, CL = 5  
-6E  
0
0
0
0
0
1
1
1
0
1
1
0
0
1
0
0
1
1
0
0
0
0
1
1
30H  
3DH  
45H  
3.0ns*1  
-5C  
3.75ns*1  
0.45ns*1  
SDRAM access from clock (tAC)  
-6E  
10  
-5C  
0
0
1
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
0
0
0
50H  
02H  
82H  
08H  
08H  
00H  
0.5ns*1  
ECC  
7.8µs  
× 8  
11  
12  
13  
14  
15  
DIMM configuration type  
Refresh rate/type  
Primary SDRAM width  
Error checking SDRAM width  
Reserved  
× 8  
0
SDRAM device attributes:  
Burst length supported  
16  
17  
18  
0
0
0
0
0
0
0
0
1
0
0
1
1
0
1
1
1
0
0
0
0
0
0
0
0CH  
04H  
38H  
4,8  
SDRAM device attributes: Number of  
banks on SDRAM device  
4
SDRAM device attributes:  
/CAS latency  
3, 4, 5  
19  
20  
21  
DIMM Mechanical Characteristics  
DIMM type information  
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
1
0
0
01H  
02H  
00H  
4.00mm max.  
Unbuffered  
Normal  
SDRAM module attributes  
Weak Driver  
50ODT Support  
22  
23  
SDRAM device attributes: General  
0
0
0
0
0
1
0
1
0
1
0
1
1
0
1
1
03H  
3DH  
Minimum clock cycle time at CL = 4  
-6E, -5C  
3.75ns*1  
0.5ns*1  
Maximum data access time (tAC)  
from clock at CL = 4  
-6E, -5C  
24  
0
1
0
1
0
0
0
0
50H  
25  
26  
27  
28  
Minimum clock cycle time at CL = 3  
0
0
0
0
1
1
0
0
0
1
1
0
1
0
1
1
0
0
1
1
0
0
1
1
0
0
0
1
0
0
0
0
50H  
60H  
3CH  
1EH  
5.0ns*1  
0.6ns*1  
15ns  
Maximum data access time (tAC)  
from clock at CL = 3  
Minimum row precharge time (tRP)  
Minimum row active to row active  
delay (tRRD)  
7.5ns  
Preliminary Data Sheet E0920E10 (Ver. 1.0)  
5